Efficient implementation of Parallel BCD Multiplication in LUT-6 FPGAs - Inria - Institut national de recherche en sciences et technologies du numérique Accéder directement au contenu
Communication Dans Un Congrès Année : 2010

Efficient implementation of Parallel BCD Multiplication in LUT-6 FPGAs

Alvaro Vazquez
  • Fonction : Auteur
  • PersonId : 880660
Florent de Dinechin

Résumé

Decimal multiplication is one of the most frequent operations used by many financial, business and user-oriented applications but current implementations in FPGAs are very inefficient in terms of both area and latency when compared to binary multipliers. In this paper we present a new method for implementing BCD multiplication more efficiently than previous proposals in current FPGA devices with 6-input LUTs. In particular, a combinational implementation maps quite well into the slice structure of the Xilinx Virtex-5/Virtex-6 families and it is highly pipelineable. The synthesis results for a Virtex-6 device indicate that our proposal outperforms the area and latency figures of previous implementations in FPGAs.
Fichier non déposé

Dates et versions

inria-00546028 , version 1 (13-12-2010)

Identifiants

  • HAL Id : inria-00546028 , version 1

Citer

Alvaro Vazquez, Florent de Dinechin. Efficient implementation of Parallel BCD Multiplication in LUT-6 FPGAs. 2010 International Conference on Field-Programmable Technology, Dec 2010, Beijing, China. ⟨inria-00546028⟩
87 Consultations
0 Téléchargements

Partager

Gmail Facebook X LinkedIn More