Layout Guidelines for 3D Architectures including Optical Ring Network-on-Chip (ORNoC) - Inria - Institut national de recherche en sciences et technologies du numérique Access content directly
Conference Papers Year : 2011

Layout Guidelines for 3D Architectures including Optical Ring Network-on-Chip (ORNoC)

Abstract

Trends in design of the next generation of Multi-Processors System on Chip (MPSoC) point to 3D integration of thousand of processing elements, requiring high performance interconnect for high throughput and low latency communications. Optical on-chip interconnects enable significantly increased bandwidth and decreased latency. They are thus considered as one of the most promising paradigms for the design of such system. However, existence of interfaces between electronic and photonic signals implies strong constraints on the layout of the 3D architecture and may impact the architecture scalability. In this paper, we propose and evaluate a possible layout for an optical Network-on-Chip used to interconnect processing elements located on different electrical layers.
Fichier principal
Vignette du fichier
vlsisoc-2011.pdf (557.75 Ko) Télécharger le fichier
Origin : Files produced by the author(s)
Loading...

Dates and versions

inria-00618605 , version 1 (02-09-2011)

Identifiers

  • HAL Id : inria-00618605 , version 1

Cite

Sébastien Le Beux, Jelena Trajkovic, Ian O'Connor, Gabriela Nicolescu. Layout Guidelines for 3D Architectures including Optical Ring Network-on-Chip (ORNoC). 19th IFIP/IEEE International Conference on Very Large Scale Integration (VLSI-SOC), Oct 2011, Hong Kong, China. ⟨inria-00618605⟩
364 View
479 Download

Share

Gmail Facebook X LinkedIn More