Multilevel Signaling for High-Speed Chiplet-to-Chiplet Communication - Inria - Institut national de recherche en sciences et technologies du numérique Accéder directement au contenu
Communication Dans Un Congrès Année : 2021

Multilevel Signaling for High-Speed Chiplet-to-Chiplet Communication

Résumé

Increasing memory bandwidth bottleneck, die cost, lower yields at scaled nodes and need for more compact and power efficient devices have led to sustained innovations in integration methodologies. While the semiconductor market has already started witnessing some of these in product forms, many other techniques are currently under investigation in both academia and industry. In this chapter, we explore a 2.5D integrated system where the interconnects are modelled in the form of coplanar microstrip lines. A model is developed to understand the behavior of these wireline structures and is used to study their signaling characteristics. Generally, the conventional NRZ signaling is used to transmit data. As an alternative, we explore a higher order modulation scheme, namely, PAM4. Through the simulation study, we demonstrate that PAM4 can provide up to 63% better energy efficiency and 27% higher bandwidth density than NRZ.
Fichier principal
Vignette du fichier
512096_1_En_8_Chapter.pdf (2.44 Mo) Télécharger le fichier
Origine : Fichiers produits par l'(les) auteur(s)

Dates et versions

hal-03759732 , version 1 (24-08-2022)

Licence

Paternité

Identifiants

Citer

Rakshith Saligram, Ankit Kaul, Muhannad S. Bakir, Arijit Raychowdhury. Multilevel Signaling for High-Speed Chiplet-to-Chiplet Communication. 28th IFIP/IEEE International Conference on Very Large Scale Integration - System on a Chip (VLSI-SoC), Oct 2020, Salt Lake City, UT, United States. pp.149-178, ⟨10.1007/978-3-030-81641-4_8⟩. ⟨hal-03759732⟩
20 Consultations
16 Téléchargements

Altmetric

Partager

Gmail Facebook X LinkedIn More