Programmable routers for efficient mapping of applications onto NoC-based MPSoCs - Inria - Institut national de recherche en sciences et technologies du numérique Access content directly
Conference Papers Year : 2012

Programmable routers for efficient mapping of applications onto NoC-based MPSoCs

Abstract

We extend the state-of-the-art DSPIN network-on-chip architecture by defining programmable NoC routers that can establish effective static scheduling and routing of data packets as demanded by the application. Router programs are the result of a general compilation process which targets the NoC and the computing cores altogether. The objective is to reduce NoC contentions, improving speed and timing predictability. We consider the range of applications of such an approach and provide results on two of them (a simple embedded controller and an FFT).
Fichier principal
Vignette du fichier
PID2529925.pdf (273.96 Ko) Télécharger le fichier
Origin : Files produced by the author(s)
Loading...

Dates and versions

hal-00787497 , version 1 (12-02-2013)

Identifiers

  • HAL Id : hal-00787497 , version 1

Cite

Manel Djemal, François Pêcheux, Dumitru Potop-Butucaru, Robert de Simone, Franck Wajsburt, et al.. Programmable routers for efficient mapping of applications onto NoC-based MPSoCs. DASIP 2012 -Conference on Design and Architectures for Signal and Image Processing, Oct 2012, Karlsruhe, Germany. pp.1-8. ⟨hal-00787497⟩
245 View
495 Download

Share

Gmail Facebook X LinkedIn More