Enhancing Cache Coherent Architectures with Access Patterns for Embedded Manycore Systems - Inria - Institut national de recherche en sciences et technologies du numérique Access content directly
Conference Papers Year : 2012

Enhancing Cache Coherent Architectures with Access Patterns for Embedded Manycore Systems

Abstract

One of the key challenges in advanced micro-architecture is to provide high performance hardware-components that work as application accelerators. In this paper, we present a Cache Coherent Architecture that optimizes memory accesses to patterns using both a hardware component and specialized instructions. The high performance hardware-component in our context is aimed at CMP (Chip Multi-Processing) and MPSoC (Multiprocessor System-on-Chip). A large number of applications targeted at embedded systems are known to read and write data in memory following regular memory access patterns. In our approach, memory access patterns are fed to a specific hardware accelerator that can be used to optimize cache consistency mechanisms by prefetching data and reducing the number of transactions. In this paper, we propose to analyze this component and its associated protocol that enhance a cache coherent system to perform speculative requests when access patterns are detected. The main contributions are the description of the system architecture providing the high-level overview of a specialized hardware component and the associated transaction message model. We also provided a first evaluation of our proposal, using code instrumentation of a parallel application.
Fichier principal
Vignette du fichier
SoC_2012.pdf (325.68 Ko) Télécharger le fichier
Origin : Files produced by the author(s)
Loading...

Dates and versions

hal-00741947 , version 1 (15-10-2012)

Identifiers

  • HAL Id : hal-00741947 , version 1

Cite

Jussara Marandola, Stéphane Louise, Loïc Cudennec, Jean-Thomas Acquaviva, David Bader. Enhancing Cache Coherent Architectures with Access Patterns for Embedded Manycore Systems. International Symposium on System-on-Chip 2012 (SoC 2012), Tampere University of Technology, Department of Computer Systems, Oct 2012, Tampere, Finland. ⟨hal-00741947⟩

Collections

CEA DRT LIST
118 View
245 Download

Share

Gmail Facebook Twitter LinkedIn More