Full Hardware Implementation of Short Addition Chains Recoding for ECC Scalar Multiplication - Inria - Institut national de recherche en sciences et technologies du numérique
Conference Papers Year : 2015

Full Hardware Implementation of Short Addition Chains Recoding for ECC Scalar Multiplication

Abstract

Ensuring uniform computation profiles is an efficient protection against some side channel attacks (SCA) in embedded systems. Typical elliptic curve cryptography (ECC) scalar multiplication methods use two point operations (addition and doubling) scheduled according to secret scalar digits. Euclidean addition chains (EAC) offer a natural SCA protection since only one point operation is used. Computing short EACs is considered as a very costly operation and no hardware implementation has been reported yet. We designed an hardware recoding unit for short EACs which works concurrently to scalar multiplication. It has been integrated in an in-house ECC processor on various FPGAs. The implementation results show similar computation times compared to non-protected solutions, and faster ones compared to typical protected solutions (e. g. 18 % speed-up over 192 b Montgomery ladder).
Fichier principal
Vignette du fichier
paper_34.pdf (419.04 Ko) Télécharger le fichier
Origin Files produced by the author(s)
Loading...

Dates and versions

hal-01171095 , version 1 (02-07-2015)

Identifiers

  • HAL Id : hal-01171095 , version 1

Cite

Julien Proy, Nicolas Veyrat-Charvillon, Arnaud Tisserand, Nicolas Méloni. Full Hardware Implementation of Short Addition Chains Recoding for ECC Scalar Multiplication. Compas: Conférence d’informatique en Parallélisme, Architecture et Système, Jun 2015, Lille, France. ⟨hal-01171095⟩
389 View
623 Download

Share

More