FPGA Architecture Enhancements to Support Heterogeneous Partially Reconfigurable Regions - Inria - Institut national de recherche en sciences et technologies du numérique Access content directly
Conference Papers Year : 2014

FPGA Architecture Enhancements to Support Heterogeneous Partially Reconfigurable Regions

Abstract

Partial dynamic reconfiguration has become an important feature of FPGA-based systems as the number of applications which use this capability has increased. For systems using multiple partial bitstreams, the complexity of the target reconfigurable region, which often include heterogeneous blocks such as block RAMs and DSP blocks, makes it difficult to generate a unique bitstream which can be loaded into multiple locations in an FPGA. Although the migration of homogeneous lookup-table based logic blocks across the logic fabric has been shown to be relatively straightforward for older FPGAs, the variety and organization of heterogeneous blocks in modern FPGAs now render this operation more complex. In many applications, it is desirable to place and route a partial design once, store it in memory, and then freely load it into the reconfigurable fabric with as few constraints as possible. This work addresses the need to relocate partial designs which include heterogeneous resources.
huriaux_fccm14.pdf (54.38 Ko) Télécharger le fichier
Format : Short paper
Origin : Files produced by the author(s)

Dates and versions

hal-01100334 , version 1 (07-04-2015)

Identifiers

Cite

Christophe Huriaux, Olivier Sentieys, Russell Tessier. FPGA Architecture Enhancements to Support Heterogeneous Partially Reconfigurable Regions. FCCM - 22nd IEEE International Symposium on Field-Programmable Custom Computing Machines, May 2014, Boston, United States. pp.30, ⟨10.1109/FCCM.2014.17⟩. ⟨hal-01100334⟩
222 View
141 Download

Altmetric

Share

Gmail Facebook Twitter LinkedIn More