# Arbitrarily Fast Delayed Signal Cancellation PLL for Grid-Integration of Renewable Energy Sources Hafiz Ahmed, Rosane Ushirobira, Denis Efimov # ▶ To cite this version: Hafiz Ahmed, Rosane Ushirobira, Denis Efimov. Arbitrarily Fast Delayed Signal Cancellation PLL for Grid-Integration of Renewable Energy Sources. IET Renewable Power Generation, 2022. hal-03902239 # HAL Id: hal-03902239 https://inria.hal.science/hal-03902239 Submitted on 15 Dec 2022 HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # ORIGINAL RESEARCH Journal Section # Arbitrarily Fast Delayed Signal Cancellation PLL for Grid-Integration of Renewable Energy Sources Hafiz Ahmed<sup>1</sup> | Rosane Ushirobira<sup>2</sup> | Denis Efimov<sup>2</sup> #### Correspondence Hafiz Ahmed, Nuclear Futures Institute, Bangor University, Bangor LL57 1UT, UK Email: hafiz.ahmed@bangor.ac.uk; hafiz.h.ahmed@ieee.org #### **Funding information** Sêr Cymru II 80761-BU-103 project by Welsh European Funding Office (WEFO) under the European Regional Development Fund (ERDF) Integrating renewable energy sources into an unbalanced distribution network requires fast and accurate extraction of fundamental frequency positive- and negative-sequence components from the unbalanced three-phase grid voltage signals. For this purpose, various methods are already available in the literature. Out of them, delayed signal cancellation (DSC) is prevalent. Conventional DSC can separate the sequence components using a quarter-cycle delay. Fast DSC tools can achieve the same with less than a quartercycle delay. However, neither conventional nor fast DSC can handle DC offset without requiring additional delayed signals. This article addresses this issue by proposing a modified DSC to estimate the sequence components with DC offset rejection and having arbitrarily fast convergence speed, i.e., low memory requirement. Two equidistant delayed samples of the measured grid voltages/currents are required to implement the proposed technique and can easily be applied in a phase-locked loop (PLL). Comparative experimental results demonstrate the suitability of the proposed approach over other DSC methods. ## KEYWORDS Delayed Signal Cancellation, PLL, Sequence Component, DC Offset, Grid-Synchronization <sup>&</sup>lt;sup>1</sup>Nuclear Futures Institute, Bangor University, Bangor LL57 1UT, UK <sup>&</sup>lt;sup>2</sup>Inria, Univ. Lille, CNRS, UMR 9189 CRIStAL, F-59000 Lille, France #### 1 | INTRODUCTION In order to mitigate the negative impact of burning fossil fuels, renewable energy sources (RES) are becoming very popular worldwide. Many RES are now price competitive and/or cheaper compared to conventional gas/coal-fired electricity production. This has contributed to a broader societal acceptance of RES and also led to the large-scale integration of RES into the grid. RES, such as solar or wind, are interfaced with the power grid through power electronic converters. When the RES-powered grid-connected converter (GCC) operates in synchronization with the grid, maximum power transfer can be ensured. To achieve this, the control system of GCC requires the information on the grid, e.g., phase, frequency, and amplitude in real-time. This process is commonly known as grid-synchronization [1, 2, 3, 4, 5, 6, 7, 8, 9], typically performed by the phase-locked loop (PLL). RES are usually connected to the grid at the distribution network level. Due to the presence of single- and three-phase loads, per-phase loading of low-voltage distribution substations are not identical. This uneven connection of particularly single-phase loads causes phase unbalance at the distribution network level [10, 11, 12, 13, 14, 15]. Integrating RES into the unbalanced distribution network is challenging due to the simultaneous presence of fundamental frequency positive-sequences (FFPS) and fundamental frequency negative-sequences (FFNS) components in the grid voltage. Fast and accurate estimation of these components is essential for grid fault-tolerant control of RES-interfaced power converters. Typical examples are fault-ride through (FRT) control [16, 17, 18], voltage compensation for sensitive loads [19], and PLL implementation [20, 21, 22], to name a few. Delayed signal cancellation (DSC) [23, 24] is a popular method in the literature to estimate FFPS and FFNS components from unbiased and unbalanced three-phase signals. This technique uses quarter-cycle delayed samples of the measured grid voltage/currents to estimate the sequence components. A modified DSC operation with fast convergence is proposed in [25, 26, 27, 28] to reduce the estimation delay. An equivalent version of this approach with the same delay but lower computational complexity is proposed in [29]. However, these modified DSCs cannot reject DC offset without using an additional half-cycle DSC operation. A key limitation of [28] and [29] is that this approach can work only when no DC offset is presented in the grid. DC offset may appear due to a variety of reasons, *e.g.*, analog to digital conversion of measured signals [30], grid fault [31], current transformer saturation, geomagnetically induced currents [32], *etc.* In the presence of DC offset, the output of PLL has steady-state ripple, which causes undesirable reactive power injection to the grid. In addition, active power oscillation can also be observed, which degrades the power quality [33]. As such, mitigation of this DC offset is essential to ensure high-performance control of grid-connected converters. To reject measurement bias, i.e., DC offset, cascaded DSC (CDSC) is proposed in [23, 29]. In CDSC, an additional delayed signal cancellation block with a half-cycle delay is considered to reject the DC offset, increasing the overall estimation delay and augmenting the required memory to store the delayed samples. An improved DSC operation is presented in this work to overcome this issue. Our approach uses two equidistantly delayed samples of the measured signals to estimate the sequence components with DC offset rejection. The proposed solution is arbitrarily fast and has low computational complexity. Unlike other two-delayed-samples-based FFPS sequence component estimation techniques [34], our solution is generic since it can estimate FFPS and FFNS components. In addition, our method can reject DC offset, unlike [34]. Like various variants of conventional DSCs [28, 29], the proposed modified DSC is also affected by voltage/current harmonics. Additional pre-loop and/or in-loop filtering stages or cascaded DSCs [21, 23] have to be implemented. This issue is addressed by integrating our method into a CDSC-PLL where the proposed technique replaces the DC offset and FFNS rejection DSC blocks. Reducing the memory requirement, and, consequently making the convergence time faster for DSC-PLL, is this work's main contribution. Compared to existing DSC-PLLs [23, 28], the proposed method **FIGURE 1** An overview of a general grid-connected converter control system with PLL-based grid-synchronization method. can have up to 26% lower memory requirement, which makes the technique very suitable for real-time implementation in low-cost embedded devices. The rest of this article is organized as follows: development of the proposed estimator is given in Section 2, experimental results are provided in Section 3, and finally, concluding remarks are given in Section 4. #### 2 | ESTIMATOR DESIGN An overview of solar energy-powered GCC, including the control system block, is given in Fig. 1. As shown in Fig. 1, grid-synchronization through PLL plays an important role in the outer voltage controller. Here, PLL separates the sequence components and extracts the grid voltage phase for the in-phase operation of the GCC with the grid. It is to be noted here that in this work, the focus is on PLL only, and Fig. 1 is used solely to contextualize the location of PLL in the converter control system. To facilitate this, let us consider the unbalanced three-phase grid voltages with measurement offset in the stationary reference frame as given by: $$v_{\alpha}(t) = V_{\alpha 0} + V^{+} \cos(\omega t + \delta^{+}) + V^{-} \cos(\omega t + \delta^{-}), \tag{1}$$ $$v_{\beta}(t) = V_{\beta 0} + V^{+} \sin(\omega t + \delta^{+}) - V^{-} \sin(\omega t + \delta^{-}), \tag{2}$$ where the superscripts + and – denote the positive and negative sequences, $\theta^{\pm} = \omega t + \delta^{\pm}$ are the total phase, $V^{\pm}, \omega$ , $\delta^{\pm}, V_{\alpha 0}$ , and $V_{\beta 0}$ represent the amplitude, angular frequency, phase angle, and DC offsets in phases $\alpha$ and $\beta$ , respectively. The extraction of the FFPS components $v_{\alpha}^{+} = V^{+}\cos(\theta^{+}), v_{\beta}^{+} = V^{+}\sin(\theta^{+})$ ; of the FFNS components $v_{\alpha}^{-} = V^{-}\cos(\theta^{-}), v_{\beta}^{-} = V^{-}\sin(\theta^{-})$ , and of the DC offsets $V_{\alpha 0}, V_{\beta 0}$ are considered in this article. In the sequel, the time-dependence of a signal is often not explicitly stated for convenience. Moreover, continuous- and discrete-time signals may be mixed for brevity. # 2.1 Delayed Signal Cancellation based Sequence Separation Let us consider the voltage vector of (1), (2) defined as $\overrightarrow{v}_{\alpha\beta} = v_{\alpha} + jv_{\beta}$ . Then, by applying the DSC method, the FFPS and FFNS sequences can be estimated as [35]: $$\overrightarrow{\overrightarrow{V}}_{\alpha\beta}^{+}(t) = \frac{1}{2} \left( \overrightarrow{V}_{\alpha\beta}(t) + \overrightarrow{J}\overrightarrow{V}_{\alpha\beta}\left(t - \frac{T}{n}\right) \right), \tag{3}$$ $$\widehat{\overrightarrow{V}}_{\alpha\beta}^{-}(t) = \frac{1}{2} \left( \overrightarrow{V}_{\alpha\beta}(t) - J \overrightarrow{V}_{\alpha\beta}\left(t - \frac{T}{n}\right) \right), \tag{4}$$ where T is the nominal signal period and n = 4 is the delay factor. This delay factor represents a quarter-cycle delay. However, this delay can not block the DC offset. Another DSC operation with n = 2 needs to be connected in series ([23]) to block the DC offset. As such, the total delay of sequence separation operation reaches three-quarters of a cycle. To reduce the quarter-cycle delay of sequence separation in the unbiased measurement case, *i.e.*, without any DC offset, enhanced DSC is proposed in [28], requiring less than a quarter-cycle delay. Any arbitrary value of n < 4 can be used for sequence separation, making this method arbitrarily fast. A simplified version of this tool is proposed in [29]. However, it still requires another DSC operation in-series with n = 2. So, the total delay is less than three-quarters of a cycle but more than half-cycle of the signal period. Higher memory requirements and slow convergence issues are addressed below through our technique. # 2.2 | Proposed Method To facilitate the calculations, let us write $v_{\alpha}^{\tau} = v_{\alpha} \ (t-\tau)$ , $v_{\alpha}^{2\tau} = v_{\alpha} \ (t-2\tau)$ , $v_{\beta}^{\tau} = v_{\beta} \ (t-\tau)$ and $v_{\beta}^{2\tau} = v_{\beta} \ (t-2\tau)$ , where the time delay $\tau = NT_s$ with N being the number of delayed samples and $T_s$ the sampling time. Then, the grid voltage (1), (2) and its two equidistant delayed samples $v_{\alpha}^{\tau}$ , $v_{\beta}^{2\tau}$ , and $v_{\beta}^{2\tau}$ are given by: $$\begin{aligned} v_{\alpha}^{\tau}(t) &= V_{\alpha 0} + \left(V^{+} \cos\left(\theta^{+}\right) + V^{-} \cos\left(\theta^{-}\right)\right) \cos\left(\phi_{\tau}\right) \\ &+ \left(V^{+} \sin\left(\theta^{+}\right) + V^{-} \sin\left(\theta^{-}\right)\right) \sin\left(\phi_{\tau}\right), \end{aligned} \tag{5a}$$ $$v_{\alpha}^{2\tau}(t) &= V_{\alpha 0} + \left(V^{+} \cos\left(\theta^{+}\right) + V^{-} \cos\left(\theta^{-}\right)\right) \cos\left(2\phi_{\tau}\right) \\ &+ \left(V^{+} \sin\left(\theta^{+}\right) + V^{-} \sin\left(\theta^{-}\right)\right) \sin\left(2\phi_{\tau}\right), \end{aligned} \tag{5b}$$ $$\begin{aligned} v_{\beta}^{\tau}(t) &= V_{\beta 0} + \left(V^{+} \sin\left(\theta^{+}\right) - V^{-} \sin\left(\theta^{-}\right)\right) \cos\left(\phi_{\tau}\right) \\ &+ \left(V^{-} \cos\left(\theta^{-}\right) - V^{+} \cos\left(\theta^{+}\right)\right) \sin\left(\phi_{\tau}\right), \end{aligned} \tag{6a}$$ $$v_{\beta}^{2\tau}(t) &= V_{\beta 0} + \left(V^{+} \sin\left(\theta^{+}\right) - V^{-} \sin\left(\theta^{-}\right)\right) \cos\left(2\phi_{\tau}\right) \\ &+ \left(V^{-} \cos\left(\theta^{-}\right) - V^{+} \cos\left(\theta^{+}\right)\right) \sin\left(2\phi_{\tau}\right), \tag{6b}$$ where $\phi_{\tau} = \omega \tau$ . Then, the following algebraic relationship between the sequence components, DC offset, measured voltages, and its two equidistant delayed samples can be obtained as: $$v = \Phi \Omega, \tag{7}$$ where $$\mathbf{v} = \begin{bmatrix} v_{\alpha} & v_{\beta} & v_{\alpha}^{\tau} & v_{\beta}^{\tau} & v_{\alpha}^{2\tau} & v_{\beta}^{2\tau} \end{bmatrix}^{T},$$ $$\mathbf{\Omega} = \begin{bmatrix} V_{\alpha 0} & v_{\alpha}^{+} & v_{\alpha}^{-} & V_{\beta 0} & v_{\beta}^{+} & v_{\beta}^{-} \end{bmatrix}^{T},$$ $$\Phi = \begin{bmatrix} 1 & 1 & 1 & 0 & 0 & 0 \\ 0 & 0 & 0 & 1 & 1 & -1 \\ 1 & c_{\tau} & c_{\tau} & 0 & s_{\tau} & s_{\tau} \\ 0 & -s_{\tau} & s_{\tau} & 1 & c_{\tau} & -c_{\tau} \\ 1 & c_{2\tau} & c_{2\tau} & 0 & s_{2\tau} & s_{2\tau} \\ 0 & -s_{2\tau} & s_{2\tau} & 1 & c_{2\tau} & -c_{2\tau} \end{bmatrix},$$ FIGURE 2 Proposed arbitrarily fast modified DSC method. $c_{\tau} = \cos(\phi_{\tau}), c_{2\tau} = \cos(2\phi_{\tau}), s_{\tau} = \sin(\phi_{\tau}), \text{ and } s_{2\tau} = \sin(2\phi_{\tau}).$ From (7), $\Omega$ can be estimated as follows: $$\widehat{\mathbf{\Omega}} = \Phi^{-1} \mathbf{v}. \tag{8}$$ where $\widehat{\ }$ indicates estimated value and By simplifying (8), the sequences can be found as: $$\widehat{v}_{\alpha}^{\pm} = \frac{1}{\gamma} \left( 2s_{\tau} c_{\tau} \left( v_{\alpha} - v_{\alpha}^{\tau} \right) \pm \left( 1 - 2s_{\tau}^{2} \right) \left( v_{\beta} - v_{\beta}^{\tau} \right) \right.$$ $$\pm c_{\tau} \left( v_{\beta}^{2\tau} - v_{\beta} \right) \pm \left( v_{\beta}^{\tau} - v_{\beta}^{2\tau} \right) + s_{\tau} \left( v_{\alpha}^{2\tau} - v_{\alpha} \right) \right),$$ $$(9)$$ $$\widehat{v}_{\beta}^{\pm} = \frac{1}{\gamma} \left( \pm 2s_{\tau} c_{\tau} \left( v_{\beta} - v_{\beta}^{\tau} \right) + \left( 1 - 2s_{\tau}^{2} \right) \left( v_{\alpha}^{\tau} - v_{\alpha} \right) \right.$$ $$c_{\tau} \left( v_{\alpha} - v_{\alpha}^{2\tau} \right) + \left( v_{\alpha}^{2\tau} - v_{\alpha}^{\tau} \right) \pm s_{\tau} \left( v_{\beta}^{2\tau} - v_{\beta} \right) , \tag{10}$$ where $\gamma = 4s_{\tau}$ ( $c_{\tau} - 1$ ). The presented sequence separation equations require few arithmetic operations and are very simple to implement in real-time. As shown in (9) and (10), two trigonometric operations are required to implement the equations. The implementation block diagram of the proposed technique is given in Fig. 2. **FIGURE 3** DSC-based PLL implementations: (a) conventional CDSC-PLL; (b) Fast CDSC-PLL; and (c) proposed method. FIGURE 4 Overview of the experimental setup. #### 2.3 | Application to Phase-Locked Loop Sequence separation formulas, as developed in Sec. 2.2, require the information on actual grid frequency. To obtain the actual grid frequency, CDSC-PLL [23] can be a suitable choice. An overview of the CDSC-PLL is given in Fig. 3 (a). For more details about this PLL, the interested reader may consult [23, 36] and the references therein. In this approach, several DSC blocks are cascaded to eliminate the effect of harmonics and DC offset. Out of the five different DSC blocks, $DSC_2$ is used to eliminate the effect of DC offset, while $DSC_4$ is used to extract the FFPS component. These two blocks can be replaced by our method while the other DSC blocks are used as it is. CDSC-PLL with the proposed sequence extraction formulas is shown in Fig. 3 (c). Directly using the estimated frequency in the DSC blocks can cause instability. A low-pass filter (LPF) is added to ensure stability and to avoid any algebraic loop. # 3 | RESULTS AND DISCUSSIONS An overview of the experimental setup used in this work is given in Fig. 4. In this setup, a dSPACE 1104 board is used to generate the grid voltage signals. This signal is then passed through digital-to-analog converters (DAC). A Texas Instrument C2000 F28379D digital signal processor (DSP) is used for the practical implementation of the algorithms. These algorithms were exported from Matlab/Simulink using code generation. A sampling frequency of 16 kHz is considered. Experimental results are exported to Matlab for plotting purposes. As comparative techniques, we have selected CDSC-PLL [23] (Fig. 3(a)) and Fast DSC-PLL (FDSC-PLL) (Fig. 3(b)). In the CDSC-PLL, five DSC blocks are FIGURE 5 Comparative experimental results. used in series namely DSC<sub>2</sub>, DSC<sub>4</sub>, DSC<sub>8</sub>, DSC<sub>16</sub>, and DSC<sub>32</sub>. In FDSC-PLL, only the DSC<sub>4</sub> operator of CDSC-PLL is replaced by the fast DSC method proposed in [28, 29], whereas the remained DSC blocks of CDSC-PLL are kept as it is. Similarly, in the proposed method, only the DSC<sub>2</sub> and DSC<sub>4</sub> blocks are replaced by the developed single DSC block. Parameters of the synchronous reference frame (SRF)-PLL [37] are selected the same for all three techniques. Cut-off frequency of the low-pass filter is selected as 60Hz. To implement the proposed DSC method, $\tau = T/4$ is considered while $\tau = T/8$ is considered for the fast DSC method. Total delays of the comparative techniques are given in Table 1. For experimental validation, initially, the grid was balanced. At t=0.02sec., the grid became unbalanced, distorted, and biased. The considered unbalanced grid is composed of $\overrightarrow{V}^{+1}=0.733\angle0^{\circ}, \overrightarrow{V}^{-1}=0.21\angle-45^{\circ}, \overrightarrow{V}^{-5}=0.031\angle45^{\circ}, \overrightarrow{V}^{+7}=0.028\angle-45^{\circ}, \overrightarrow{V}^{-11}=0.024\angle180^{\circ}, \overrightarrow{V}^{+13}=0.015\angle-180^{\circ}, \text{and } \overrightarrow{V}^{+30\text{Hz}}=0.01290^{\circ}$ . In addition, DC offsets of 0.15p.u., -0.15p.u., and 0.1p.u. are added to the first, second and third phases of the three-phase voltage signals, respectively. The experimental signal had a signal-to-noise ratio of 38dB. Experimental results are given in Fig. 5. In this test, frequency step change of +1Hz is considered. Despite using the same loop-filter gain for all PLLs, the proposed method has a faster convergence with lower peak overshoot for the frequency estimation, as shown in Fig. 5 (a). Similar performance can be observed for the phase estimation error as well. This is particularly important as the estimated phase is used for reference fame transformation in the control system of grid-connected converter. So, a **TABLE 1** Comparative time-domain performance summary. | Performance indicators ↓ | CDSC | FDSC | Proposed | |------------------------------------------|-------------------|-------------------|-------------------| | Frequency settling time (±0.1Hz) (sec.) | 0.94 | 0.0914 | 0.0884 | | Frequency peak overshoot (Hz) | 0.35 | 0.26 | 0.18 | | Phase error settling time (±0.2°) (sec.) | 0.164 | 0.15 | 0.115 | | Peak phase error (°) | 7.68 | 6.07 | 4.62 | | FFPS settling time (±0.02p.u.) | 0.0168 | 0.016 | 0.0133 | | FFNS settling time (±0.02p.u.) | 0.0172 | 0.0152 | 0.0139 | | Total delay | 31 <i>T</i><br>32 | 27 <i>T</i><br>32 | 23 <i>T</i><br>32 | fast convergence would imply improved stability margin, facilitating a large-scale integration of RES in the power grid. The summary of the results is tabulated in Table 1. Results show that the proposed method has the fastest convergence time and the lowest peak overshoot in all indicators. The estimated FFPS and FFNS amplitudes in Fig. 5 (d) show that fast DSC is sensitive to noise and harmonics. However, despite using lower memory than the conventional CDSC method, the steady-state performance of our method is similar to CDSC. So, it can be claimed that the proposed method can help achieve a faster convergence time without sacrificing the steady-state accuracy. The total memory requirement of the proposed method can be reduced further if $\tau = T/8$ is considered. However, this value amplifies the measurement noise. If the signal is fairly clean and undistorted, we recommend this value. Otherwise, $\tau = T/4$ can be a suitable choice in the presence of noise and harmonics. ## 4 | CONCLUSION AND FUTURE WORKS An enhanced delayed signal cancellation method was proposed in this article for the grid-integration of distributed RES. The developed method can easily be integrated into the conventional cascaded delayed signal cancellation phase-locked loop, making it suitable as a grid-synchronization tool for grid-connected converters. The developed approach can estimate FFPS and FFNS components with a fast settling time. The proposed technique can estimate the signals within a fraction of the delay compared to the conventional counterpart being arbitrarily fast. However, a judicious choice must be made for the practical implementation between the convergence time, noise sensitivity, and peak overshoot. Experimental results showed that a total delay of half-cycle is a good choice for the proposed DSC technique in a distorted grid with noisy measurements. The method proposed in this work will ensure a fast and accurate integration of RES into an unbalanced distribution grid. PLL is an integral part of the grid-connected converter system. Typically, a small-signal model of PLL is required for comprehensive tuning and stability analysis of the converter control system. Developing a small-signal model of the PLL can be considered as a future work. There is a growing interest in the power system community on studying the harmonic distortion caused by supraharmonics (i.e., between 2kHz and 150kHz). Sensitivity analysis of the proposed PLL to supraharmonics can also be considered as future work. #### references [1] Çelik D. Lyapunov based harmonic compensation and charging with three phase shunt active power filter in electrical vehicle applications. International Journal of Electrical Power & Energy Systems 2022;136:107564. - [2] Safa A, Gouichiche A, Verma AK, Su CL, Chedjara Z, Messlem Y, et al. Open Loop Synchronization Techniques Benchmarking for Distributed Energy Sources Connection. IEEE Access 2022;10:63554–63566. - [3] Ahmed H, Çelik D. Sliding mode based adaptive linear neuron proportional resonant control of Vienna rectifier for performance improvement of electric vehicle charging system. Journal of Power Sources 2022;542:231788. - [4] Chedjara Z, Massoum A, Wira P, Safa A, Gouichiche A. A fast and robust reference current generation algorithm for three-phase shunt active power filter. International Journal of Power Electronics and Drive Systems 2021;12(1):121. - [5] Chedjara Z, Massoum A, Wira P, Safa A, Gouichiche A. A New Quasi Open Loop Synchronization Technique for Grid-Connected Applications. Electrical, Control and Communication Engineering 2021;17(1):47–58. - [6] Verma AK, Jarial RK, Roncero-Sánchez P, Ungarala MR, Guerrero JM. An improved hybrid prefiltered open-loop algorithm for three-phase grid synchronization. IEEE Trans Ind Electron 2021;68(3):2480–2490. - [7] Meral ME, Çelík D. A comprehensive survey on control strategies of distributed generation power systems under normal and abnormal conditions. Annual Reviews in control 2019;47:112–132. - [8] Verma AK, Subramanian C, Jarial RK, Roncero-Sánchez P, Rao UM. A Robust Lyapunov Demodulator for Tracking of Single-/Three-Phase Grid Voltage Variables. IEEE Trans Instrum Meas 2020;70:1–11. - [9] Safa A, Berkouk EM, Messlem Y, Chedjara Z, Gouichiche A. A pseudo open loop synchronization technique for heavily distorted grid voltage. Electric Power Systems Research 2018;158:136–146. - [10] Klusacek J, Drapela J, Langella R. Power Symmetrical Components as Grid Usage Indicator for Unbalanced Prosumers. In: 2022 20th International Conference on Harmonics & Quality of Power (ICHQP); 2022. p. 1–6. - [11] Pereira O, Quiros-Tortos J, Valverde G. Phase Rebalancing of Distribution Circuits Dominated by Single-Phase Loads. IEEE Transactions on Power Systems 2021;36(6):5333–5344. - [12] Nuno Fidalgo J, Moreira C, Cavalheiro R. Impact of Load Unbalance on Low Voltage Network Losses. In: 2019 IEEE Milan PowerTech; 2019. p. 1–5. - [13] Elyasichamazkoti F, Aminifar F, Davarpanah M. Digital filter-based grid synchronization for autonomous microgrids. IET Renewable Power Generation 2021;15(15):3732–3742. - [14] Abdul Basit B, Nguyen AT, Ryu SW, Park H, Jung JW. A state-of-the-art comprehensive review of modern control techniques for grid-connected wind turbines and photovoltaic arrays distributed generation systems. IET Renewable Power Generation 2022;16(11):2191–2222. - [15] Ahmed H, Ushirobira R, Efimov D. On Biased Harmonic Signal Estimation: Application to Electric Power Grid Monitoring. IEEE Transactions on Control Systems Technology 2022;30(6):2743–2750. - [16] Hamdi M, Hamouda M. A short review of grid voltage sags and current control techniques of voltage source inverters in distributed power generation systems. In: Renewable Energy Production and Distribution Elsevier; 2022.p. 415–445. https://doi.org/10.1016%2Fb978-0-323-91892-3.00012-1. - [17] Benyamina F, Benrabah A, Khoucha F, Zia MF, Achour Y, Benbouzid M. An augmented state observer-based sensor-less control of grid-connected inverters under grid faults. International Journal of Electrical Power & Energy Systems 2021;133:107222. [18] Benyamina F, Benrabah A, Khoucha F, Zia MF, Achour Y, Benbouzid M. Online current limiting-based control to improve fault ride-through capability of grid-feeding inverters. Electric Power Systems Research 2021;201:107524. - [19] Biricik S, Komurcugil H, Tuyen ND, Basu M. Protection of sensitive loads using sliding mode controlled three-phase DVR with adaptive notch filter. IEEE Trans Ind Electron 2018;66(7):5465–5475. - [20] Özer AS, Sevilmiş F, Karaca H, Arabacı H. Enhanced control method for voltage regulation of DSTATCOM based SEIG. Energy Reports 2022;8:839–847. - [21] Sevilmiş F, Karaca H. Implementation of enhanced non-adaptive cascaded DSC-PLLs for renewable energy systems. International Journal of Electrical Power & Energy Systems 2022;134:107470. - [22] Alturki M, Abbassi R, Albaker A, Jerbi H. A New Hybrid Synchronization PLL Scheme for Interconnecting Renewable Energy Sources to an Abnormal Electric Grid. Mathematics 2022;10(7):1101. - [23] Wang YF, Li YW. Grid Synchronization PLL Based on Cascaded Delayed Signal Cancellation. IEEE Trans Power Electron 2011;26(7):1987–1997. - [24] Wang YF, Wei Li Y. Analysis and Digital Implementation of Cascaded Delayed-Signal-Cancellation PLL. IEEE Transactions on Power Electronics 2011;26(4):1067–1080. - [25] Ahmed H, Ushirobira R, Efimov D. Robust estimation of fundamental frequency positive-sequence component for grid-integration applications in energy systems. Energy Reports 2022;8:357–363. - [26] Contreras C, Guajardo D, Diaz M, Rojas F, Espinoza M, Cardenas R. Fast Delayed Signal Cancellation based PLL for unbalanced grid conditions. In: 2018 IEEE International Conference on Automation/XXIII Congress of the Chilean Association of Automatic Control (ICA-ACCA); 2018. p. 1–6. - [27] Cárdenas R, Díaz M, Rojas F, Clare J, Wheeler P. Resonant control system for low-voltage ride-through in wind energy conversion systems. IET Power Electronics 2016;9(6):1297–1305. - [28] Cardenas R, Rojas F, Clare J, et al. Fast convergence delayed signal cancellation method for sequence component separation. IEEE Trans Power Del 2015;30(4):2055–2057. - [29] Mellouli MS, Hamouda M, Slama JBH, Al Haddad K. A third-order MAF Based QT1-PLL that is robust against harmonically distorted grid voltage with frequency deviation. IEEE Trans Energy Convers 2021 Sep;36(3):1600 1613. - [30] Ciobotaru M, Teodorescu R, Agelidis VG. Offset rejection for PLL based synchronization in grid-connected converters. In: 2008 Twenty-Third Annual IEEE Applied Power Electronics Conference and Exposition; 2008. p. 1611–1617. - [31] Stringer NT. The effect of DC offset on current-operated relays. IEEE Transactions on Industry Applications 1998;34(1):30–34. - [32] Nam SR, Park JY, Kang SH, Kezunovic M. Phasor Estimation in the Presence of DC Offset and CT Saturation. IEEE Transactions on Power Delivery 2009;24(4):1842–1849. - [33] Hwang SH, Liu L, Li H, Kim JM. DC Offset Error Compensation for Synchronous Reference Frame PLL in Single-Phase Grid-Connected Converters. IEEE Transactions on Power Electronics 2012;27(8):3467–3471. - [34] Du L, Li M, Tang Z, Xiong L, Ma X, Tang G. A fast positive sequence components extraction method with noise immunity in unbalanced grids. IEEE Trans Power Electron 2019;35(7):6682–6685. - [35] Svensson J, Bongiorno M, Sannino A. Practical Implementation of Delayed Signal Cancellation Method for Phase-Sequence Separation. IEEE Transactions on Power Delivery 2007;22(1):18–26. - [36] Ullah I, Ashraf M. Comparison of Synchronization Techniques Under Distorted Grid Conditions. IEEE Access 2019;7:101345–101354. - [37] Kaura V, Blasko V. Operation of a phase locked loop system under distorted utility conditions. IEEE Trans Ind Appl 1997;33(1):58-63.