Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting - Inria - Institut national de recherche en sciences et technologies du numérique
Communication Dans Un Congrès Année : 2016

Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting

Valery Salauyou
  • Fonction : Auteur
  • PersonId : 1023062

Résumé

A synthesis method of high-speed finite state machines (FSMs) in field programmable gate arrays (FPGAs) based on LUT (Look Up Table) by internal state splitting is offered. The method can be easily included in designing the flow of digital systems in FPGA. Estimations of the number of LUT levels are presented for an implementation of FSM transition functions in the case of sequential and parallel decomposition. Split algorithms of FSM internal states for the synthesis of high-speed FSMs are described. The experimental results showed a high efficiency of the offered method. FSM performance increases by 1.52 times on occasion. In conclusion, the experimental results were considered, and prospective directions for designing high-speed FSMs are specified.
Fichier principal
Vignette du fichier
419526_1_En_64_Chapter.pdf (502.86 Ko) Télécharger le fichier
Origine Fichiers produits par l'(les) auteur(s)
Loading...

Dates et versions

hal-01637501 , version 1 (17-11-2017)

Licence

Identifiants

Citer

Valery Salauyou. Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting. 15th IFIP International Conference on Computer Information Systems and Industrial Management (CISIM), Sep 2016, Vilnius, Lithuania. pp.741-751, ⟨10.1007/978-3-319-45378-1_64⟩. ⟨hal-01637501⟩
82 Consultations
681 Téléchargements

Altmetric

Partager

More