

# Correct and Efficient Bounded FIFO Queues

Nhat Minh Lê, Adrien Guatto, Albert Cohen, Antoniu Pop

## ▶ To cite this version:

Nhat Minh Lê, Adrien Guatto, Albert Cohen, Antoniu Pop. Correct and Efficient Bounded FIFO Queues. [Research Report] RR-8365, INRIA. 2013. hal-00862450

# HAL Id: hal-00862450 https://inria.hal.science/hal-00862450

Submitted on 16 Sep 2013

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



# **Correct and Efficient Bounded FIFO Queues**

Nhat Minh Lê, Adrien Guatto, Albert Cohen, Antoniu Pop

RESEARCH REPORT

N° 8365

September 2013

**Project-Teams PARKAS** 



## Correct and Efficient Bounded FIFO Queues

Nhat Minh Lê\*, Adrien Guatto\*, Albert Cohen\*, Antoniu Pop\*

Project-Teams PARKAS

Abstract: Bounded single-producer single-consumer FIFO queues are one of the simplest concurrent data-structure, and they do not require more than sequential consistency for correct operation. Still, sequential consistency is an unrealistic hypothesis on shared-memory multiprocessors, and enforcing it through memory barriers induces significant performance and energy overhead. This paper revisits the optimization and correctness proof of bounded FIFO queues in the context of weak memory consistency, building upon the recent axiomatic formalization of the C11 memory model. We validate the portability and performance of our proven implementation over 3 processor architectures with diverse hardware memory models, including ARM and PowerPC. Comparison with state-of-the-art implementations demonstrate consistent improvements for a wide range of buffer and batch sizes.

Key-words: FIFO queue, relaxed memory model, memory consistency, Kahn process network

RESEARCH CENTRE SOPHIA ANTIPOLIS – MÉDITERRANÉE

2004 route des Lucioles - BP 93 06902 Sophia Antipolis Cedex

<sup>\*</sup> INRIA and École Normale Supérieure

# Files FIFO bornées, correctes et efficaces

Résumé: Les files FIFO mono-producteur mono-consommateur constituent l'une des structures de données concurrentes les plus simples, et leur exécution correct ne requièrt pas plus que la consistance séquentielle de la mémoire. Il n'en reste pas moins que la consistance séquentielle est une hypothèse irréaliste pour des processeurs à mémoire partageée, et l'usage de barrières mémoire pour l'imposer induit un coût significatif en performance et en énergie. Cet article revisite l'optimisation et la preuve de correction pour des files FIFO bornées en présence d'un modèle mémoire relaché, en s'appuyant sur la formalisation axiomatique récente du modèle mémoire C11. Trois architectures de processeurs mettant en œuvre des modèles mémoire divers sont utilisés pour valider expérimentalement la portabilité et les performances de notre implémentation prouvée. Par rapport à l'état de l'art, cette implémentation apporte des améliorations significatives pour un large spectre de tailles de buffers et de rafales de communication.

Mots-clés : file FIFO, modèle mémoire relaché, consistence mémoire, réseau de processus de Kahn

# Contents

| 1 Making lock-free algorithms efficient |                                                                                  |                     |  |  |  |
|-----------------------------------------|----------------------------------------------------------------------------------|---------------------|--|--|--|
| 2                                       | An efficient, portable, concurrent FIFO queue 2.1 From Lamport's queue to WeakRB | <b>5</b><br>6<br>7  |  |  |  |
| 3                                       | 3.3 Proof sketch                                                                 | 9<br>10<br>10<br>12 |  |  |  |
| 4                                       | Experiments                                                                      |                     |  |  |  |
| 5                                       | 6 Conclusion and perspectives                                                    |                     |  |  |  |
| A                                       | C11 code for relaxed Lamport                                                     | 22                  |  |  |  |
| В                                       | Full C11 code for WeakRB                                                         | 23                  |  |  |  |

4 Lê et al.

# 1 Making lock-free algorithms efficient

Single-producer, single-consumer (SPSC) FIFO queues are ubiquitous in embedded software. They arise from a variety of parallel design patterns and from the distribution of Kahn process networks over multiprocessor architectures. Formal reasoning about SPSC bounded queues dates back to the seminal work of Lamport, illustrating proof techniques for concurrent programs [10]. The algorithm is shown in Figure 1. It is essentially identical to the code for a sequential ring buffer, mutual exclusion to a given portion of the underlying array being enforced through index comparisons. Lamport proved that this algorithm does not need any additional synchronization primitives such as locks to work properly. As in most theoretical works on concurrent datastructures, Lamport assumed what he later termed sequential consistency [11]: in broad strokes, the concurrent execution of a set of sequential programs is said to be sequentially consistent if it is an interleaving of the executions of the programs. In the case of an imperative program, this implies that its memory actions (loads and stores) are totally ordered and that there is only one global view of memory at a given point in time.

Computer architects consider sequential consistency to be too expensive to implement in practice. This cost is particularly acute on embedded systems under tight silicon area and power budgets. As a result, multi-processors do not offer a sequentially consistent view of memory, but so-called weak (or relaxed) memory models. The observable memory orderings of various processor architectures has been clarified and formalized in recent publications [13, 15].

A low-level programming language such as C strives to offer both portability and performance to the programmer. For concurrent programs, this means that its semantics w.r.t. memory cannot be stronger than the processor architectures it may be compiled to. It must also allow usual compiler optimizations, and offer reasonable forward compatibility with future computer architectures. In the case of the C language, these design choices led to the compromise included in the current standard [8]. The general idea is that expert programmers can write portable high-performance lock-free code, enforcing the precise memory ordering required by the task at hand. Non-specialists need not care and can assume sequential consistency. Race-free programs may only exhibit sequentially consistent behavior on their shared variables. The semantics of programs with data races is undefined. Expert programmers are offered a set of primitive data types, called low-level atomics, on which concurrent accesses are allowed. Through an associated set of builtin operations, they expose a full spectrum of memory access behavior, from sequential consistency to relaxed accesses where basically everything can happen.

Bounded SPSC FIFO queues naturally arise from a number of important parallel programming patterns, starting with streaming languages [7]. They implement flow control and capturing the deterministic semantics of Kahn networks over MPSoC architectures [9]. Their optimization is so important that dedicated hardware implementations have flourished and are still the subject of active research [3]. Beyond the obvious throughput benefits, a fine-tuned FIFO implementation translates into lower communication latency, facilitating the satisfaction of real-time constraints and reducing the memory footprint of in-flight computations, a critical asset for memory-starved embedded processors and many-core architectures. This motivates the search for the FIFO queue with the highest throughput for a given buffer and batch size.

This paper introduces WeakRB, an improved SPSC FIFO queue with a portable C11 implementation. WeakRB is proven correct using an axiomatic formalization of the C11 memory model. Its portability and performance is validated over 3 architectures with diverse hardware memory models, including 2 embedded platforms. Our experiments demonstrate consistent improvements over state-of-the-art algorithms for a wide range of buffer and batch sizes. The 2

 $<sup>^{1}</sup>$ Two memory accesses form a data race if they concurrently access the same location and at least one of them is a write.

```
size_t front = 0;
size_t back = 0;
T data[SIZE];
bool push(T elem) {
  if ((back + 1) % SIZE == front)
  return false;
data[back] = elem;
  back = (back + 1) % SIZE;
  return true;
bool pop(T *elem) {
  if (front == back)
     return false;
  *elem = buffer[front];
front = (front + 1) % SIZE;
  return true;
                           Figure 1: Lamport's lock-free FIFO queue algorithm
atomic_size_t front;
atomic_size_t back;
T data[SIZE];
\verb"void" init(\verb"void") \{
  atomic_init(front, 0);
  atomic_init(back, 0);
bool push(T elem) {
  size_t b, f;
  b = atomic_load(&back, seq_cst);
f = atomic_load(&front, seq_cst);
if ((b + 1) % SIZE == f)
     return false;
   data[b] = elem;
  \verb|atomic_store(\&back, (b+1)\%SIZE, seq_cst);|\\
  return true;
bool pop(T *elem) {
  size_t b, f;
  b = atomic_load(&back, seq_cst);
  f = atomic_load(&front, seq_cst);
if (b == f)
     return false;
   *elem = data[b];
   atomic_store(&front, (f+1)%SIZE, seq_cst);
  return true;
```

Figure 2: Direct C11 translation of the Lamport queue

embedded platforms demonstrate the highest reduction in the minimum buffer and batch sizes sustaining close-to peak throughput across processor cores. Section 2 introduces our improved FIFO queue. Section 3 recalls the fundamental concepts and axioms of the C11 memory model, then goes on with the complete, commented proof. Section 4 discusses experimental results, before we conclude in Section 5.

 $L\hat{e} \ et \ al.$ 

## 2 An efficient, portable, concurrent FIFO queue

Translating the algorithm from Figure 1 into C11 is simple. The front and back index variables are accessed concurrently and should thus be of atomic type. Elements of the internal array are never accessed concurrently, hence do not need an atomic type. The next step is to translate loads and stores to index variables, specifying their memory ordering constraints. Since Lamport proved his algorithm in a sequentially consistent setting, we may (for now) rely on memory\_order\_seq\_cst in the explicit stores and loads. Figure 2 shows the resulting code.<sup>2</sup>

To measure the performance of this direct translation, we use a microbenchmark with the simplest usage pattern: two threads and one queue, the first thread writes data to the queue while the second one reads from it. This is not a realistic benchmark, but it heavily stresses the queue's performance. On an embedded ARM processor, our experiments show that this code only exploits 1.25% of the best observed throughput. Situation on a high-end desktop processor is even worse at 0.6%. Can we do better?

## 2.1 From Lamport's queue to WeakRB

Applying a profiler (or common sense) to the code in Figure 2 reveals numerous performance anomalies. First, the systematic use of sequentially consistent memory operations causes the compiler to emit numerous memory barriers. Furthermore, concurrent access to index variables incurs heavy coherence traffic. More subtly, we can also argue that the code does not offer any native facility for producing or consuming bulk data, which may be important for applications with coarser-grained communication. Such applications will end up looping around push or pop, increasing contention even for sporadic but large data access.

In the rest of the paper, we suppose that the "client program behaves": no code outside of the push and pop functions may access the front, back and data variables. Moreover, and since we only study SPSC queues, only one thread may call push (resp. pop). We say that back and front are respectively the *owned* and *foreign* indexes for the producer, and symmetrically for the consumer.

Relaxed memory ordering Improving the code begins with a simple but essential remark: a thread at one end of the queue only ever writes to its owned index. In other words, the producer never writes to front, nor does the consumer write to back. Thus, following the C11 memory model, the loads to back and front do not require restrictive memory orderings, since here no relaxed behavior can be observed. We change memory\_order\_seq\_cst to memory\_order\_relaxed accordingly.

We can then focus on the interaction between each queue's end and its foreign index. What could possibly go wrong if we replaced the remaining sequentially consistent accesses with relaxed ones? Intuitively, the problem is that we are no longer guaranteed that each thread sees a consistent view of memory. E.g., the consumer may read an undefined value from the array: even if push first writes to back and only then to data, with relaxed atomic accesses there is no guarantee that, in pop, reading the new value of back and thus potentially passing the emptiness check implies reading the updated value of data[back].

What we need is a way to enforce exactly this constraint: one should not observe values of indexes inconsistent with the contents of the array. Informally, writing to data[back] in push should be performed "before" incrementing back, in the sense that reading back at the other end of the queue implies that the write to data will effectively be seen. Obviously, the same

<sup>&</sup>lt;sup>2</sup>Omitting memory\_order\_ prefix from memory order arguments and \_explicit suffix from atomic\_load and atomic\_store, for conciseness.

constraint should apply symmetrically to the read in pop and the corresponding update of front, otherwise push may (metaphorically) overwrite data that has not yet been consumed.

The C11 standard provides memory orderings specifically tailored to this kind of situation: release and acquire. If an atomic read tagged with release reads the value from an atomic write tagged with acquire, all the writes performed **before** the release will be seen by the reads **after** the acquire<sup>3</sup>. We thus replace memory\_order\_seq\_cst in the write to (resp. read of) the owned (resp. foreign) index with memory\_order\_release (resp. memory\_order\_acquire).

Software caching At this point, no obvious improvement can be performed on the memory orders for atomic accesses, but the effects of contention on indexes remain. Moreover, one can remark that most of these accesses are likely to be useless. Indeed, imagine the following scenario: the producer thread pushes two items to the back of the queue. Assume the value r of front read in the first call to push is such that  $front + 2 \not\equiv r \pmod{\text{SIZE}}$ . Then, reading front again in the second call is useless: the consumer could not have advanced past the producer, we are sure that the free space ahead has not disappeared. This insight leads to the following change: we introduce a thread-private variable at each end of the queue, to hold the last value read from its foreign index. Then, instead of reading the foreign index in each call, we use the cached value. If it passes the capacity test, we proceed as planned. If not, we update our cached index with the usual atomic read from the foreign index, and recheck against the new value. This is a classic idea in concurrent programming, and its use in concurrent ring buffers was pioneered by Lee et al. in [12].

Batching To wrap-up our improvements, we extend the programming interface to enable bulk transfers, calling them "batches". Instead of producing and consuming elements one by one, push and pop now handle arrays, and these do not have to be of fixed size. Empty and full checks must be updated to handle multiple elements. The benefits are twofold. First, we amortize the cost of synchronization over multiple elements. Second, with a slight adaptation and since the content of our array is not atomic, it enables the use of a platform-optimized memcpy function. Experiments in Section 4 show that this is a clear win.

Figure 3 shows the final code for the queue, incorporating all the optimizations mentioned above. As we gradually improved the performance and portability of Lamport's queue on modern machines and programming languages, we stepped away from the familiar setting of sequential consistency: his proof no longer applies. The correctness of our implementation relies on a formal version of the C11 memory model, which we introduce now.

## 2.2 The C11 memory model

The memory model described in the standard is axiomatic in nature: it defines constraints on what may constitute the proper memory behavior of a given C program. More precisely, it defines what we call a (candidate) execution trace: a set of memory accesses together with relations between them. These relations obey a number of consistency conditions imposed by the model that we detail below; in turn, they enable the definition of data races, sufficient to rule out nonsensical programs. The elementary building blocks are the memory locations and actions. Memory locations, denoted by x in this paper, partition memory into atomic or non-atomic species. We use the following syntax for memory actions, where  $\hat{x}$  denotes a value (more

<sup>&</sup>lt;sup>3</sup>This is a simplification and that the exact semantics is much more complex, as formalized by Batty et al. in [2].

 $L\hat{e}\ et\ al.$ 

```
atomic_size_t front;
size_t pfront;
atomic_size_t back;
size_t cback;
_Static_assert(SIZE_MAX % SIZE == 0,
   'SIZE div SIZE MAX");
T data[SIZE];
void init(void) {
  atomic_init(front, 0);
  atomic_init(back, 0);
bool push(const T *elems, size_t n) {
  size_t b, f;
  b = atomic_load(&back, relaxed);
  if (pfront + SIZE - b < n) {
   pfront = atomic_load(&front, acquire);
   if (pfront + SIZE - b < n)</pre>
       return false;
  for (size_t i = 0; i < n; i++)
data[(b+i) % SIZE] = elems[i];
  atomic_store(&back, b + n, release); return true;
bool pop(T *elems, size_t n) {
  size_t b, f;
f = atomic_load(&front, relaxed);
  if (cback - f < n) {
  cback = atomic_load(&back, acquire);</pre>
     if (cback - f < n)
       return false;
  for (size_t i = 0; i < n; i++)
  elems[i] = data[(f+i) % SIZE];</pre>
  atomic_store(&front, f + n, release);
  return true;
```

Figure 3: C11 code for the WeakRB bounded FIFO queue

on this unusual notation later):

 $R_O x = \hat{x}$  stands for a load of variable x reading value  $\hat{x}$  with memory order O.  $W_O x = \hat{x}$  stands for a store writing value  $\hat{x}$  to variable x with memory order O. \_ is a shorthand for any value. The thread identifier X is prefixed to actions when disambiguation is required. The values of O stand for: non-atomic (NA), relaxed (RLX), acquire (ACQ; only applies to loads), release (REL; only applies to stores). The model ensures that non-atomic accesses are only performed at non-atomic locations, and that release, acquire and relaxed accesses only affect atomic ones.

The observable memory actions are constrained by various relations, modeling interactions, synchronization and interference inside and between threads. In our context, the only relevant relations are:

#### sequenced-before

or  $\xrightarrow{\text{sb}}$ , models control flow, in a given thread. One action a is sequenced before b if it comes before in (sequential) program order.

#### reads-from

or  $\xrightarrow{\mathbf{f}}$ , relates writes to reads at the same location. It models the fact that a given write produced the value consumed by a given read. Several reads may read from the same write.

#### happens-before

or  $\xrightarrow{\mathbf{hb}}$ , is a strict partial order describing synchronization. In this work,  $\xrightarrow{\mathbf{hb}}$  is built from the two previous relations:  $a \xrightarrow{\mathbf{hb}} b$  if  $a \xrightarrow{\mathbf{rb}} b$ , or a is a release-write, b an acquire-read and  $a \xrightarrow{\mathbf{rf}} b$ .

Two axioms rule out nonsensical behavior in these relations:

AXIOM 1. Happens-before is acyclic.

AXIOM 2. For any load c, and stores a and b, at the same location,  $a \xrightarrow{hb} b \xrightarrow{hb} c$  implies that  $a \not\xrightarrow{r} c$ . In other words, a load can only read from the latest store that happens before it, at the same location.

We can now precisely define data races. A data race is a pair of actions (a, b) over the same non-atomic location, at least one of them being a write, such that neither  $a \xrightarrow{hb} b$  nor  $b \xrightarrow{hb} a$ . Let us remark that this implies, together with the coherency axiom, that in race-free programs non-atomic reads always read from the unique last write w.r.t.  $\xrightarrow{hb}$ . Programs with at least one racy (candidate) execution trace have undefined behavior and thus no proper execution traces to speak of.

These are the only axioms needed in our proof. The full memory model and its formalization proposed by Batty et al. in [2] and [1] is much more complex. This discrepancy comes from several facts: we only use relaxed and release/acquire semantics for atomics; our code never exhibits release sequences of length greater than one; and, since a same location is always written to in the same thread, modification-order is included in happens-before (through sequenced-before).

# 3 Correctness proof

Let us first complement the above definitions.

## 3.1 Definitions and hypotheses

Actions and values For convenience, we represent initializations as pseudo-stores  $W_{\text{INI}} x = \hat{x}$ , and  $W_{\text{INI/REL}} x = \hat{x}$  stands for either a release-store or the pseudo-store writing the initial value. For any variable x,  $(\hat{x}(v))_{v \in \mathbb{N}}$  is the v-indexed sequence of values of x in modification order.  $\hat{x}(0)$  is the initial value of x, such that  $W_{\text{INI}} x = \hat{x}(0)$ . Hereafter, we assume shared variables are initialized to zero; hence  $\hat{x}(0) = 0$ .

Threads and sequences of operations For a given single-producer single-consumer queue, we consider two threads: the producer P and the consumer C. In the producer (resp. consumer) thread, push (resp. pop) operations are sequentially ordered. We note  $P_k$  the push of rank k and  $C_k$  the pop of rank k. Note that only the producer thread stores new values in the shared variable b (back in the code); symmetrically only the consumer writes to the shared variable f (front in the code). The sequence of push (resp. pop) operations alternate between cached, successful uncached and failed push (resp. pop) instances.

• A cached push (resp. pop) determines locally that it has enough space ahead in the buffer, and does not reload the shared variable f (resp. b).

10 Lê et al.

• A successful *uncached* push (resp. pop) observes that it does not have sufficient space left over from its previous operation to complete its current request, and reloads the shared variable f (resp. b). It then ascertains that sufficient space is available and proceeds successfully.

• A failed push (resp. pop) is an uncached push (resp. pop) that observes an insufficient amount of space available after reloading f (resp. b).

We define  $\hat{x}^X(k)$  as the value of x as could be observed at the beginning of the operation of rank k in thread X.

Execution traces studied in the proof do not explicit thread-private variables that are used to cache copies of variables f and b (see **pfront** and **cback** in Figure 3). Instead,  $\hat{x}^X(k)$  is the value read by the load immediately preceding the operation of rank k, assumed to be kept locally by the thread from its previous operation by use of a thread-private variable.

Thread-private variable are initialized to zero. Hence the first push operation in the producer thread will be uncached, and the first pop operation in the consumer thread will be uncached or failed. We subsequently define, for a thread X, the functions  $L_X$  and  $E_X$  on ranks as follows:

$$L_X(k) = \max\{i \le k \mid X_i \text{ is uncached}\}\$$
  
$$E_X(k) = \max\{i \mid L_X(i) \le L_X(k)\}\$$

Intuitively,  $L_X(k)$  is the index of the nearest preceding uncached instance;  $E_X(k)$  is the highest rank in the sequence of cached instances to which  $X_k$  belongs.

Wrap-around and modulo arithmetic Modulo-arithmetic on machine integers is natively supported. The shared variables f and b are implemented as  $\log_2(M)$ -bit unsigned integers, where M is SIZE\_MAX+1 in the C11 code. However, the value sequences  $\hat{f}(v)$  and  $\hat{b}(v)$  are not wrapped; instead, the bit width constraint is reflected in the proof through the use of modulo-M arithmetic on the variables. This adjustment makes for easy distinction between equal wrapped values obtained from successive increments of f and b. The  $x \mod y$  operation denotes the integer remainder of x divided by y. The Q[i] pseudo-variable denotes the memory location with index  $i \mod m$  in the underlying array backing the queue, where m is the size of the array, i.e., SIZE in the code. For the definition of Q[i] to match the C11 code given in Figure 3, m must divide M, so that  $\forall i \in \mathbb{N}$ ,  $(i \mod M) \mod m = i \mod m$ . Additionally, if M is chosen different from SIZE\_MAX+1, the remainder operations need to be made explicit.

## 3.2 Execution paths

We now formally define the three kinds of push and pop instances (cached, uncached and failed), following the execution paths through the control flow graph of the corresponding function. Figure 4 shows all three execution paths of a push or pop operation. Paths are split into their constituent shared memory accesses, both atomic and non-atomic. For accesses to the data buffer, which depend on the batch size argument n, only the first and last are represented. When multiple outgoing edges are possible, each one is annotated with the corresponding predicate condition, indicated between brackets, under which it is taken.

### 3.3 Proof sketch

The proof is split in two. In the first half, up to Corollary 2, we prove useful invariants on the index variables f and b, using coherency and release–acquire semantics. These first results focus on establishing bounds on the locally observable values of the indexes (e.g.,  $\hat{f}^P(k) \leq \hat{b}^P(k)$ 







Figure 4: Execution paths of push  $P_k$  and pop  $C_{k'}$ 

between the locally observable values of f and b in  $P_k$ ). The latter half, from Lemma 7 onwards, exploits these invariants to prove our three main theorems.

• Theorem 1 establishes that calls to pop either fail or return a different element each time.

 $L\hat{e}\ et\ al.$ 

• Theorem 2 establishes that successful calls to pop read all elements pushed in the queue, without skipping.

• Finally, Theorem 3 asserts that the algorithm does not contain any data race, despite accessing its data buffer non-atomically.

The flow of this proof can be understood as building systems of inequations that substantiate the goals. We use local hypotheses (i.e., predicates listed in Section 3.2) as elementary inequalities, further refined through constraints derived from the partial orders that comprise the memory model.

The following are some examples of how the memory model may affect established relations:

- A read-from edge ( ) identifies two observable values of the same variable as being equal.
   The values may be observed from the same or different threads.
- A happens-before edge between two stores hides the older value from loads happening after the newer store. This limits the set of observable values for a variable in a given context; under hypotheses of monotony, this can be written as an inequality.
- Conversely, a happens-before edge (hb) from a load to a store may induce an opposite inequality, under the same hypotheses.

Additionally, where needed, more complex constraints that expand significantly—and perhaps unintuitively—upon the premises of the memory model, are elaborated inductively. The inequations themselves consist of straightforward modular arithmetic. We included the calculations for completeness, but they should not distract from the construction of the formulas as the main contribution of this proof.

#### 3.4 Proof

**Lemma 1.** Reading a foreign index value  $\hat{y}$  prevents any later acquire-load in the same thread from obtaining a value older than  $\hat{y}$ , and any earlier acquire-load from obtaining a newer value (relative to the modification order of y).

Conversely, storing an owned index value  $\hat{x}$  that is read by the foreign thread as  $R_{ACQ} x = \hat{x}$  prevents any acquire-load of the foreign index sequenced before the store from obtaining a value newer than that at the point of  $R_{ACQ} x = \hat{x}$ .

Formally, for all  $k \geq 0$  and  $k' \geq 0$ .

If  $W_{\text{INI/REL}} b = \hat{b}^P(k) \xrightarrow{\text{rf}} C_{k'}$ .  $R_{\text{ACQ}} b = \_$ , then:  $\forall l < k, P_l \text{ is not cached}$ 

 $\forall l' < k', C_{l'} \text{ is not cached}$ 

$$\implies \exists l' \leq k', \ \mathsf{W}_{\mathsf{INI/REL}} \, f = \hat{f}^C(l') \xrightarrow{\mathsf{rf}} P_l. \, \mathsf{R}_{\mathsf{ACQ}} \, f = \_$$

 $l \leq \kappa$ ,  $C_{l'}$  is not cachea

$$\implies \exists l \leq k, \ \mathsf{W}_{\mathsf{ini/rel}} \ b = \hat{b}^P(l) \xrightarrow{\mathsf{rf}} C_{l'}. \ \mathsf{R}_{\mathsf{acq}} \ b = \_$$

If  $W_{\text{INI/REL}} f = \hat{f}^C(k') \xrightarrow{\text{rf}} P_k$ .  $R_{\text{ACQ}} f = \_$ , then:  $\forall l \leq k, P_l \text{ is not } cached$ 

$$\implies \exists l' \leq k', \ \mathsf{W}_{\mathsf{INI/REL}} \, f = \hat{f}^C(l') \xrightarrow{\mathsf{rf}} P_l. \, \mathsf{R}_{\mathsf{ACQ}} \, f = \_$$

 $\forall l' < k', C_{l'}$  is not cached

$$\implies \exists l \leq k, \ \mathsf{W}_{\mathsf{ini/rel}} \ b = \hat{b}^P(l) \stackrel{\mathsf{rf}}{\longrightarrow} C_{l'}. \ \mathsf{R}_{\mathsf{acq}} \ b = \_$$

*Proof.* The two sides of the lemma are symmetrical. Proof is only provided for the first scenario. We suppose that  $W_{\text{INI/REL}} b = \hat{b}^P(k) \xrightarrow{\text{rf}} C_{k'} \cdot \mathsf{R}_{\mathsf{ACQ}} b =$ .

Let l < k such that  $P_l$  is not cached.

Since  $P_l$ .  $\mathsf{R}_{\mathsf{ACQ}} f = \_ \xrightarrow{\mathsf{sb}} \mathsf{W}_{\mathsf{REL}} b = \hat{b}^P(k) \xrightarrow{\mathsf{rf}} C_{k'}$ .  $\mathsf{R}_{\mathsf{ACQ}} b = \_$ , we have  $P_l$ .  $\mathsf{R}_{\mathsf{ACQ}} f = \_ \xrightarrow{\mathsf{hb}} C_{k'}$ .  $\mathsf{R}_{\mathsf{ACQ}} b = \_$ . Besides, since only the consumer writes to f, we know there exists l' such that  $\mathsf{W}_{\mathsf{INI/REL}} f = \hat{f}^C(l') \xrightarrow{\mathsf{rf}} P_l$ .  $\mathsf{R}_{\mathsf{ACQ}} f = \_$ . It must be that  $l' \leq k'$ ; otherwise, we have the following happens-before cycle (Axiom 1):

$$C_{l'-1}$$
. W<sub>REL</sub>  $f = \hat{f}^C(l') \xrightarrow{\mathsf{rf}} P_l$ . R<sub>ACQ</sub>  $f = \_$ 

$$\xrightarrow{\mathbf{h}\mathbf{b}} C_{k'}.\,\mathsf{R}_{\mathbf{ACQ}}\,b = \underline{\quad} \xrightarrow{\mathbf{s}\mathbf{b}} C_{l'-1}.\,\mathsf{W}_{\mathbf{REL}}\,f = \hat{f}^C(l')$$

Let  $l' \leq k'$  such that  $C_{l'}$  is not cached.

Since only the producer writes to b, we know there exists l such that  $W_{INI/REL} b = \hat{b}^P(l) \xrightarrow{f} C_{l'} \cdot R_{ACQ} b = \_$ . It must be that  $l \le k$ . Otherwise, we have the following happens-before edge:

$$\mathsf{W}_\mathsf{REL}\,b = \hat{b}^P(l) \xrightarrow{\mathsf{rf}} C_{l'}.\,\mathsf{R}_\mathsf{ACQ}\,b = \xrightarrow{\mathsf{sb}} C_{k'}.\,\mathsf{R}_\mathsf{ACQ}\,b =$$

hence, 
$$W_{REL} b = \hat{b}^P(l) \xrightarrow{hb} C_{k'}$$
.  $R_{ACO} b =$ 

Hence, if  $W_{\mathsf{INI/REL}} b = \hat{b}^P(k) \xrightarrow{\mathsf{hb}} W_{\mathsf{REL}} b = \hat{b}^P(l)$ : contradiction,

 $W_{\text{INI/REL}} b = \hat{b}^P(k) \not\xrightarrow{\text{rf}} C_{k'}. R_{\text{ACQ}} b = \hat{b}^C(k') \text{ (Axiom 2)}.$ 

Symmetrically if 
$$W_{INI/REL} f = \hat{f}^C(k') \xrightarrow{f} P_k$$
.  $R_{ACQ} f = \hat{f}^P(k)$ .

**Lemma 2.** The first read from f in the producer yields 0:  $\hat{f}^P(1) = 0$ .

Proof. Suppose the contrary. Then there is a pop  $C_k$  such that  $C_k$ .  $\mathsf{W}_{\mathsf{REL}} f = \hat{f}^C(k+1) \xrightarrow{\mathsf{rf}} P_0$ .  $\mathsf{R}_{\mathsf{ACQ}} f = \hat{f}^P(1)$ . It follows from Lemma 1 that  $\exists k_0 \leq 0$ ,  $\mathsf{W}_{\mathsf{REL}} b = \hat{b}^P(k_0) \xrightarrow{\mathsf{rf}} C_k$ .  $\mathsf{R}_{\mathsf{ACQ}} b = \hat{b}^C(l)$  for all  $l \leq k$ . Therefore,  $\forall l \leq k$ ,  $\hat{b}^C(l) = 0$ . With M > 1 and n < M in all calls to pop, it follows that there can be no increment to f in any  $C_l$ , and  $\forall l \leq k$ ,  $\hat{f}^C(l) = 0$ . Impossible, since  $\mathsf{W}_{\mathsf{REL}} f = \hat{f}^C(k+1) \in C_k$ .

From Lemma 3 to Corollary 1, we prove the following local bounds on the index values, under various hypotheses:

$$0 < \hat{b}^X(k) - \hat{f}^X(k) < m$$

where X is either the producer P or the consumer C, and  $X_k$  designates a specific instance of push or pop. We say that an instance is *bounded* if it satisfies the above predicate.

**Lemma 3.** If a cached instance of push or pop is bounded, then all following operations up to and including the next non-cached instance are also bounded.

Formally, let X be the producer P or the consumer C. For all k such that  $X_k$  is cached and  $0 \le \hat{b}^X(k) - \hat{f}^X(k) \le m$ :

$$\forall l \in \{k, \dots, E_X(k) + 1\}, \ 0 \le \hat{b}^X(l) - \hat{f}^X(l) \le m$$

Proof. If X is the producer. It follows from the definition of  $E_X$  that  $X_l$  is cached for all  $l \in \{k, \ldots, E_X(k)\}$ . Hence, no such  $X_l$  reads from f, and  $\hat{f}^X(l) = \hat{f}^X(k)$ . We proceed by induction on l. The hypotheses provide the base case. Suppose  $0 \le \hat{b}^X(l-1) - \hat{f}^X(l-1) \le m$ .  $X_{l-1}$  is cached, hence there exists  $n_0 \le m < M$  such that  $\hat{b}^X(l) = \hat{b}^X(l-1) + n_0$ . Furthermore, the cached execution guarantees  $(\hat{f}^X(l-1) + m - \hat{b}^X(l-1)) \mod M \ge n_0$ . Since  $0 \le \hat{b}^X(l-1) - \hat{f}^X(l-1) \le m$ , we have  $0 \le m - (\hat{b}^X(l-1) - \hat{f}^X(l-1)) \le m < M$ . Hence:

$$\begin{split} (\hat{f}^X(l-1) + m - \hat{b}^X(l-1)) \bmod M \\ &= (m - (\hat{b}^X(l-1) - \hat{f}^X(l-1))) \bmod M \\ &= m - (\hat{b}^X(l-1) - \hat{f}^X(l-1)) \ge n_0 \end{split}$$

Since  $\hat{b}^X(l) = \hat{b}^X(l-1) + n_0$  and  $\hat{f}^X(l) = \hat{f}^X(l-1)$ :

$$m - (\hat{b}^X(l-1) - \hat{f}^X(l-1)) \ge n_0 \iff m \ge \hat{b}^X(l) - \hat{f}^X(l)$$

If X is the consumer. It follows from the definition of  $E_X$  that  $X_l$  is cached for all  $l \in \{k, \ldots, E_X(k)\}$ . Hence, no such  $X_l$  reads from b, and  $\hat{b}^X(l) = \hat{b}^X(k)$ . We proceed by induction on l. The hypotheses provide 14  $L\hat{e}$  et al.

the base case. Suppose  $0 \leq \hat{b}^X(l-1) - \hat{f}^X(l-1) \leq m$ .  $X_{l-1}$  is cached, hence there exists  $n_0 \leq m < M$  such that  $\hat{f}^X(l) = \hat{f}^X(l-1) + n_0$ . The cached execution guarantees  $(\hat{b}^X(l-1) - \hat{f}^X(l-1)) \mod M \geq n_0$ . Since  $0 < \hat{b}^X(l-1) - \hat{f}^X(l-1) < m < M$ , we have:

$$(\hat{b}^X(l-1) - \hat{f}^X(l-1)) \mod M = \hat{b}^X(l-1) - \hat{f}^X(l-1) \ge n_0$$

Since  $\hat{f}^X(l) = \hat{f}^X(l-1) + n_0$  and  $\hat{b}^X(l) = \hat{b}^X(l-1)$ :

$$m \ge \hat{b}^X(l-1) - \hat{f}^X(l-1) \ge n_0$$
  
$$\iff m \ge m - n_0 \ge \hat{b}^X(l) - \hat{f}^X(l) \ge 0 \quad \Box$$

**Lemma 4.** If an instance of push or pop reads the initial value of its foreign index, then every operation up to and including the next uncached instance is bounded.

Formally, given push  $P_k$  and pop  $C_{k'}$ ,

(i) if  $W_{\text{INI}} b = 0 \xrightarrow{\text{rf}} C_{k'}$ .  $R_{\text{ACQ}} b = 0$ , then the following holds:  $\forall l' \leq E_C(k') + 1, \ 0 \leq \hat{b}^C(l') - \hat{f}^C(l') \leq m,$ 

$$\forall l' \leq E_C(k') + 1, \ 0 \leq \hat{b}^C(l') - \hat{f}^C(l') \leq m,$$

(ii) if  $W_{\text{INI}} f = 0 \xrightarrow{\text{rf}} P_k$ .  $R_{\text{ACQ}} f = 0$ , then the following holds:  $\forall l \leq E_P(k) + 1, \ 0 \leq \hat{b}^P(l) - \hat{f}^P(l) \leq m$ 

*Proof.* We prove each case separately.

(i) Suppose  $W_{INI}b = 0 \xrightarrow{f} C_{k'}$ .  $R_{ACQ}b = 0$ ; let us show by induction that  $\hat{b}^C(l') = \hat{f}^C(l') = 0$  for all  $l' \leq E_C(k')$ . **Base case.** If l'=0, by definition,  $\hat{b}^C(l')=\hat{f}^C(l')=0$ .

**Induction case.** Assume  $\hat{b}^C(l') = \hat{f}^C(l') = 0$  and  $l' \leq E_C(k')$ . Either  $C_{l'}$  is cached or not. If  $C_{l'}$  is not cached, then it follows from Lemma 1 that:

$$\exists l \leq 0, \mathsf{W}_{\mathsf{INI/REL}} \, b = \hat{b}^P(l) \xrightarrow{\mathsf{rf}} C_{l'}.\, \mathsf{R}_{\mathsf{ACQ}} \, b = \hat{b}^C(l'+1)$$

Hence,  $\hat{b}^C(l'+1) = \hat{b}^P(0) = 0$ . If  $C_{l'}$  is failed, then  $\hat{f}^C(l'+1) = \hat{f}^C(l')$ . If  $C_{l'}$  is not failed, then  $(\hat{b}^C(l'+1) - \hat{b}^C(l'+1)) = \hat{b}^C(l'+1)$ .  $\hat{f}^C(l')$ ) mod  $M \ge n$ , where n is the batch size argument of  $C_{l'}$ ; hence n = 0, and  $\hat{f}^C(l'+1) = \hat{f}^C(l') + 0 = \hat{f}^C(l')$ . If  $C_{l'}$  is cached, then  $\hat{b}^C(l'+1) = \hat{b}^C(l') = 0$ . Since it must be that  $(\hat{b}^C(l') - \hat{f}^C(l')) \mod M \ge n$ , the pop must be empty: n = 0; thus,  $\hat{f}^C(l' + 1) = \hat{f}^C(l') + 0 = \hat{f}^C(l')$ . By induction,  $\hat{f}^C(l' + 1) = \hat{f}^C(0) = 0$ .

(ii) Suppose  $W_{\text{INI}} f = 0 \xrightarrow{\text{f}} P_k$ .  $R_{\text{ACQ}} f = 0$  and  $l \leq E_P(k)$ . Symmetrically to the above, we show that  $\hat{f}^P(l) = \hat{f}^C(0) = 0$ . Let us show that  $0 \leq \hat{b}^P(l) - \hat{f}^P(l) \leq m$  by induction on l:

Base case.  $0 \le \hat{b}^P(0) - \hat{f}^P(0) \le m \iff 0 \le 0 - 0 \le m$ .

Induction case. Assume  $0 \le \hat{b}^P(l) - \hat{f}^P(l) \le m$  and  $l \le E_P(k)$ . We recall that  $\hat{f}^P(l+1) = \hat{f}^P(l) = 0$ ; hence  $\hat{b}^P(l) \leq m$ . If  $P_l$  is failed then  $\hat{b}^P(l+1) = \hat{b}^P(l)$  and the property holds. If  $P_l$  is cached, the result follows from Lemma 3. If  $P_l$  is uncached, let  $n_0$  be the batch size argument passed to  $P_l$ . We have:

$$(\hat{f}^P(l+1) + m - \hat{b}^P(l)) \mod M = (0 + m - \hat{b}^P(l)) \mod M$$
  
=  $m - \hat{b}^P(l) \ge n_0$ 

for some  $n_0 \le m$ . Since  $\hat{b}^P(l+1) = \hat{b}^P(l) + n_0$ , it follows that  $\hat{b}^P(l+1) \le m$ . Moreover,  $\hat{f}^P(l+1) = 0$ , hence  $0 \le \hat{b}^P(l+1) - \hat{f}^P(l+1) \le m$ .

**Lemma 5.** If an instance  $X_k$  of push or pop reads a foreign index value written by a foreign bounded operation, then the next operation  $X_{k+1}$  in the same thread as  $X_k$  is also bounded.

Formally, given push  $P_k$  and pop  $C_{k'}$ , such that  $0 \leq \hat{b}^C(k') - \hat{f}^C(k') \leq m$  and  $0 \leq \hat{b}^P(k) - \hat{b}^C(k') \leq m$  $\hat{f}^P(k) \le m$ .

$$\begin{split} & \text{If } P_{k-1}. \, \mathsf{W}_{\mathsf{REL}} \, b = \hat{b}^P(k) \xrightarrow{\mathsf{rf}} C_{k'}. \, \mathsf{R}_{\mathsf{ACQ}} \, b = \hat{b}^P(k), \, \, then: \\ & 0 \leq \hat{b}^C(k'+1) - \hat{f}^C(k'+1) \leq m \end{split}$$

If 
$$C_{k'-1}$$
.  $\mathsf{W}_{\mathsf{REL}} f = \hat{f}^C(k') \xrightarrow{\mathsf{rf}} P_k$ .  $\mathsf{R}_{\mathsf{ACQ}} f = \hat{f}^C(k')$ , then:
$$0 \leq \hat{b}^P(k+1) - \hat{f}^P(k+1) \leq m$$

Inria

*Proof.* The two sides of the lemma being symmetrical, we only provide the proof for the first scenario. Suppose  $P_{k-1}$ .  $\mathsf{W}_{\mathsf{REL}} \, b = \hat{b}^P(k) \xrightarrow{\mathsf{rf}} C_{k'}$ .  $\mathsf{R}_{\mathsf{ACQ}} \, b = \hat{b}^P(k)$ . We have  $\hat{b}^C(k'+1) = \hat{b}^P(k)$  and  $\hat{f}^C(k'+1) = \hat{f}^C(k') + n_0$  for some  $n_0 \geq 0$  (if  $C_{k'}$  is failed,  $n_0 = 0$ ).

Since only the consumer writes to f, there is  $k_0'$  such that  $\hat{f}^P(k) = \hat{f}^C(k_0')$ . It follows from Lemma 1 that  $k_0' \leq k'$ . Hence,  $\hat{f}^P(k) = \hat{f}^C(k_0') \leq \hat{f}^C(k')$  and:

$$\hat{b}^{C}(k'+1) - \hat{f}^{C}(k'+1) = \hat{b}^{P}(k) - (\hat{f}^{C}(k') + n_{0})$$

$$\leq \hat{b}^{P}(k) - \hat{f}^{P}(k) \leq m$$

Consequently,  $\hat{b}^C(k'+1) - \hat{f}^C(k') \leq m + n_0 < M$ . Furthermore,  $\hat{b}^C(k') \leq \hat{b}^C(k'+1)$ , hence, we have  $0 \leq \hat{b}^C(k') - \hat{f}^C(k') \leq \hat{b}^C(k'+1) - \hat{f}^C(k') < M$ .

If  $C_{k'}$  is failed, then  $n_0 = 0$ ; thus,  $0 \le \hat{b}^C(k') - \hat{f}^C(k') \le \hat{b}^C(k'+1) - \hat{f}^C(k'+1)$ . Otherwise,  $C_{k'}$  satisfies  $(\hat{b}^C(k'+1) - \hat{f}^C(k')) \mod M = \hat{b}^C(k'+1) - \hat{f}^C(k') \ge n_0$ . Thus,  $\hat{b}^C(k'+1) - \hat{f}^C(k') \ge n_0 \iff \hat{b}^C(k'+1) - \hat{f}^C(k'+1) \ge 0$ .

Symmetrically if 
$$C_{k'-1}$$
.  $W_{\mathsf{REL}} f = \hat{f}^C(k') \xrightarrow{\mathsf{rf}} P_k$ .  $\mathsf{R}_{\mathsf{ACQ}} f = \hat{f}^C(k')$ .

**Lemma 6.** If an instance of push or pop reads a foreign index value from a release-store, then every operation up to and including the next uncached instance is bounded.

Formally, given push  $P_k$  and pop  $C_{k'}$ .

If  $C_{k'}$  is not cached, then the following holds:

$$\forall l' \in \{k'+1,\dots,E_C(k')+1\}, \ 0 \le \hat{b}^C(l') - \hat{f}^C(l') \le m$$

If  $P_k$  is not cached, then the following holds:

$$\forall l \in \{k+1, \dots, E_P(k)+1\}, \ 0 \le \hat{b}^P(l) - \hat{f}^P(l) \le m$$

*Proof.* The two sides of the lemma being symmetrical, we only provide the proof for the  $C_{k'}$  scenario.  $C_{k'}$  is not cached; hence  $C_{k'}$ .  $\mathsf{R}_{\mathsf{ACQ}} \ b = \hat{b}^C(k')$  reads from either the initial write to b or there is  $k_0$  such that  $\mathsf{W}_{\mathsf{REL}} \ b = \hat{b}^P(k_0) \xrightarrow{\mathsf{rf}} C_{k'}$ .  $\mathsf{R}_{\mathsf{ACQ}} \ b = \hat{b}^C(k')$ .

If  $C_{k'}$  reads from the initial write, then it follows from Lemma 4 that the property holds.

Otherwise,  $C_{k'}$  reads from a release-store, and we know that  $P_{k_0-1}$ .  $\mathbb{W}_{\mathsf{REL}} b = \hat{b}^P(k_0) \xrightarrow{\mathsf{rf}} C_{k'}$ .  $\mathbb{R}_{\mathsf{ACQ}} b = \hat{b}^P(k_0)$ . We proceed by induction on  $\max(k_0, k' + 1)$ .

Base case. Lemma 4 asserts that the first push  $P_0$  can only read the initial value of f, and that the property holds for that pair. The first pop  $C_0$  can either read from the initial write to b or from a push  $P_{k_0}$ . If it reads from the initial write, then the property holds from Lemma 4. Otherwise,  $C_0$  reads from  $W_{\text{INI/REL}} b = \hat{b}^P(k_0)$ , and it follows from Lemma 1 that  $\hat{f}^P(k_0)$  is the initial value of f, since no non-zero write to f exists before the first pop. Hence, Lemma 4 implies that  $0 \le \hat{b}^P(k_0) - \hat{f}^P(k_0) = \hat{b}^C(0) - \hat{f}^C(0) \le m$ .

Induction case. Assume the property holds for all  $P_l$  and  $C_{l'}$ , such that  $\max(l,l'+1) < \max(k_0,k'+1)$ , and  $\mathsf{W}_{\mathsf{INI/REL}} b = \hat{b}^P(l) \xrightarrow{\mathsf{rf}} C_{l'} \cdot \mathsf{R}_{\mathsf{ACQ}} b = \hat{b}^P(l)$  or  $\mathsf{W}_{\mathsf{INI/REL}} f = \hat{f}^C(l) \xrightarrow{\mathsf{rf}} P_{l'} \cdot \mathsf{R}_{\mathsf{ACQ}} f = \hat{f}^C(l)$ . Let us consider  $\mathsf{W}_{\mathsf{INI/REL}} f = \hat{f}^C(k'_0) \xrightarrow{\mathsf{rf}} P_{L_P(k_0-1)} \cdot \mathsf{R}_{\mathsf{ACQ}} f = \hat{f}^C(k'_0)$  for some  $k'_0$ . It follows from Lemma 1 that  $k'_0 \leq k'$ . Two cases:

If  $k_0 \leq k'$ , then  $\max(k_0,k'+1)=k'+1$ . Since  $k'_0 < k'+1$  and  $L_P(k_0-1) \leq k_0-1 < k'+1$ , we have  $\max(k'_0,L_P(k_0-1)+1) < k'+1=\max(k_0,k'+1)$ . By induction, the property is true for  $(k'_0,L_P(k_0-1)+1)$ , and, from Lemma 3, we have  $0 \leq \hat{b}^P(k_0) - \hat{f}^P(k_0) \leq m$ . Similarly, the property holds for  $\max(\_,L_C(k'-1)+1) < \max(k_0,k'+1)$  and  $0 \leq \hat{b}^C(k') - \hat{f}^C(k') \leq m$ . Hence, Lemma 5 concludes that  $0 \leq \hat{b}^C(k'+1) - \hat{f}^C(k'+1) \leq m$ . Lemma 3 extends the bounds to all cached direct successors.

Otherwise,  $k_0 > k'$ . There exists  $k_1$  such that  $W_{\mathsf{INI/REL}} b = \hat{b}^P(k_1) \xrightarrow{\mathsf{rf}} C_{L_C(k'_0-1)}$ .  $\mathsf{Racq}\ b = \hat{b}^C(k_1)$ . Moreover, it follows from Lemma 1 that  $k_1 \leq k_0 - 1$ . Since the property holds for all  $\max(l, l'+1) < \max(k_0, k'+1)$ , it does in particular for all  $\max(l, l'+1) < \max(k'_0, L_P(k_0-1)+1)$ . By symmetry with the above case, we get  $0 \leq \hat{b}^P(k_0) - \hat{f}^P(k_0) \leq m$ .

It remains to be shown that  $0 \leq \hat{b}^C(k') - \hat{f}^C(k') \leq m$ . Either there is  $k'_1 \leq L_C(k'-1)$  such that  $\mathsf{W}_{\mathsf{INI/REL}} b = \hat{b}^C(k_1) \not\stackrel{\mathsf{f}}{\Longrightarrow} C_{L_C(k'_1)}. \mathsf{R}_{\mathsf{ACQ}} b = \hat{b}^C(k_1)$ , or there is no such  $k'_1$ . If there is no such  $k'_1$ , then consider the first pop; let  $k'_1 = 0$ . We have a base case:  $0 \leq \hat{b}^C(k'_1) - \hat{f}^C(k'_1) \leq m$ . If  $k'_1$  exists, then  $\max(\_, k'_1) < \max(k_0, k'+1)$  and, by induction,  $0 \leq \hat{b}^C(k'_1) - \hat{f}^C(k'_1) \leq m$ . In both cases,  $0 \leq \hat{b}^C(k'_1) - \hat{f}^C(k'_1) \leq m$ , and by repeatedly applying Lemma 3 and Lemma 5, we get  $0 \leq \hat{b}^C(k'+1) - \hat{f}^C(k'+1) \leq m$ . Lemma 3 extends the bounds to all cached direct successors.

16  $L\hat{e}$  et al.

Corollary 1. All instances of push or pop are bounded. In other words, for X either the producer P or the consumer C, and all  $k \ge 0$ , we have:  $0 \le \hat{b}^X(k) - \hat{f}^X(k) \le m$ .

*Proof.* Consider the previous push (resp. pop) that is not cached  $X_{L_X(k-1)}$ . If there is none, Lemma 4 concludes. If there is such an operation, then Lemma 6 applies to  $X_{L_X(k-1)}$  and the result holds for  $k \in \{L_X(k-1) + L_X(k-1) + L_X(k-1) \}$  $1,\ldots,E_X(k-1)+1$ .

Corollary 2. All accesses—both loads or stores—to the data buffer Q take place at an index within the local bounds previously established.

Formally, given a push  $P_k$  and a store  $W_{NA}$   $Q[i] = in P_k$ :  $0 \le \hat{b}^P(k) \le i < \hat{f}^P(k) + m$  And given a pop  $C_{k'}$  and a load  $R_{NA}$   $Q[j] = in C_{k'}$ :  $0 \le \hat{f}^C(k') \le j < \hat{b}^C(k')$ 

$$0 \le \hat{b}^P(k) \le i < \hat{f}^P(k) + m$$

$$0 \le \hat{f}^C(k') \le j < \hat{b}^C(k')$$

*Proof.* For such a store to occur,  $P_k$  must not be failed; assume  $P_k$  stores  $n_0$  elements. From Corollary 1, we

$$0 \le \hat{b}^P(k) - \hat{f}^P(k) \le m$$

$$\implies 0 \le (\hat{f}^P(k) + m - \hat{b}^P(k)) = m - (\hat{b}^P(k) - \hat{f}^P(k)) \le m$$

$$\implies 0 \le n_0 \le (\hat{f}^P(k) + m - \hat{b}^P(k)) \mod M$$

$$=\hat{f}^{P}(k) + m - \hat{b}^{P}(k) < m$$

Therefore,  $0 \le \hat{b}^X(k) \le i < \hat{b}^C(k) + n_0 \le \hat{f}^P(k) + m$ . Similarly, for such a load to occur,  $C_{k'}$  must not be failed; assume  $C_{k'}$  reads  $n_0$  elements. Corollary 1 gives:

$$0 \le n_0 \le (\hat{b}^C(k') - \hat{f}^C(k')) \mod M = \hat{b}^C(k') - \hat{f}^C(k') \le m$$

Hence, 
$$0 \le \hat{f}^X(k) \le j < \hat{f}^C(k') + n_0 \le \hat{b}^C(k')$$
.

The remaining lemmas and theorems pertain to the data transferred through the singleproducer single-consumer queue. We recall that all accesses to the data buffer are made by the FIFO code alone. Consequently, any load (resp. store) from the data buffer is implicitly assumed to take place during a pop (resp. push).

**Lemma 7.** Reading from the data buffer yields a well-defined value, written by a corresponding store.

In other words, given a load  $R_{NA}Q[j] = from \ an \ instance \ of \ pop: \exists W_{NA}Q[i] = , W_{NA}Q[i] = \xrightarrow{rf}$  $R_{NA}Q[j] = .$ 

*Proof.* Sequentially, a store  $W_{REL}b = n$  in a push is always preceded by writes  $W_{NA}Q[i] =$  for all i < n. Let  $C_{k'}$  be the pop  $\mathsf{R_{NA}}\ Q[j] = \_$  belongs to. It follows from Corollary 2 that  $0 \le j < \hat{b}^C(k')$ ; thus we know that  $W_{INI}b = 0 \not\xrightarrow{f} \hat{b}^C(k')$ . There is a push  $P_l$  that stores  $W_{REL}b = \hat{b}^C(k')$ , such that:

$$\begin{split} & \mathbb{W}_{\text{NA}} \ Q[j] = \underline{\quad} \xrightarrow{\text{sb}} P_l. \ \mathbb{W}_{\text{REL}} \ b = \hat{b}^C(k') \\ & \xrightarrow{\text{rf}} C_{L_C(k')}. \ \mathbb{R}_{\text{ACQ}} \ b = \hat{b}^C(k') \xrightarrow{\text{sb}} \mathbb{R}_{\text{NA}} \ Q[j] = \underline{\quad} \end{split}$$

Consequently,  $W_{INI}Q[i] = \xrightarrow{f} R_{NA}Q[j] = (Axiom 2)$ ; the value read must come from some  $W_{NA}Q[i] = ...$ 

Lemma 8. A load from the data buffer reads exactly the value written by a store at the same  $extended \ index \ (in \ \mathbf{N}). \ In \ other \ words, \ if \ \mathsf{W_{NA}} \ Q[i] = \_ \ \xrightarrow{\mathsf{ff}} \mathsf{R_{NA}} \ Q[j] = \_, \ then \ i = j.$ 

*Proof.* Suppose  $W_{NA}[Q[i]] = \underbrace{f}_{NA}[Q[j]] = \underbrace{f}_{NA}[Q[j]]$ . Let  $P_k$  be the push  $W_{NA}[Q[i]] = \underbrace{f}_{NA}[Q[i]]$  belongs to and  $C_{k'}$  the pop  $R_{NA}Q[j] =$  belongs to. Corollary 2 asserts that  $j < \hat{b}^C(k')$ . We have two cases:

• If j < i+1, then there exists q > 0 such that j = i - qm. Therefore, on the one hand  $\hat{f}^C(k') \le j \le i - m$ . On the other hand, since  $P_k$  stores at i,  $\hat{f}^P(k) \geq i - m + 1$ . Hence,  $\hat{f}^C(k') < \hat{f}^P(k)$  and there is a pop  $l' \geq k'$  that writes the value  $\hat{f}^P(k)$ . We have a happens-before cycle. Impossible (Axiom 1).

• Otherwise,  $j \geq i$ . Suppose j > i; then there exists q > 0 such that j = i + qm. We have  $\hat{b}^C(k') > j \geq i + m$ . Hence there must be a push  $P_l$  that stores  $W_{REL} b = \hat{b}^C(k')$ , such that:

$$\begin{split} \mathsf{W}_{\mathbf{NA}} \ Q[i+m] = \_ & \xrightarrow{\mathbf{sb}} P_l. \, \mathsf{W}_{\mathbf{REL}} \ b = \hat{b}^C(k') \\ & \xrightarrow{\mathbf{rf}} C_{L_C(k')}. \, \mathsf{R}_{\mathbf{ACQ}} \ b = \hat{b}^C(k') \end{split}$$

Furthermore,  $W_{NA}$   $Q[i] = \_ \xrightarrow{hb} W_{NA}$   $Q[i+m] = \_$ , thus it cannot be that  $W_{NA}$   $Q[i] = \_ \xrightarrow{ff} R_{NA}$   $Q[j] = \_$  (Axiom 2). Therefore, it must be that i = j.

**Lemma 9.** All stores to the data buffer at some index i happen before any load at an index

Formally, given a store  $W_{NA}Q[i] = and a load <math>R_{NA}Q[j] = b$ , we have the following implication:

$$i \leq j \implies \mathsf{W}_{\mathsf{NA}} \, Q[i] = \_ \xrightarrow{\mathsf{hb}} \mathsf{R}_{\mathsf{NA}} \, Q[j] = \_$$

Proof. Suppose  $i \leq j$ . It follows from Corollary 2 that  $\hat{b}^C(k') > j \geq i$ . Hence there must be a store  $\mathsf{W}_{\mathsf{REL}} \, b = \hat{b}^C(k')$ in the producer sequenced after  $W_{NA}[i] = 1$ , such that:

$$\mathsf{W}_{\,\mathsf{NA}}\,\,Q[i] = \_ \xrightarrow{\,\mathsf{sb}\,} \mathsf{W}_{\,\mathsf{REL}}\,\,b = \hat{b}^{\,C}(k') \xrightarrow{\,\mathsf{rf}\,} \mathsf{R}_{\,\mathsf{ACQ}}\,\,b = \hat{b}^{\,C}(k') \xrightarrow{\,\mathsf{sb}\,} \mathsf{R}_{\,\mathsf{NA}}\,\,Q[j] = \_ \quad \, \Box$$

**Theorem 1.** [Unicity] A value stored in the data buffer is never read more than once.

Formally, given a store  $W_{NA}[Q[i] = 1$  in an instance of push, there exists at most one load  $R_{NA} Q[j] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ W_{NA} \ Q[i] = \underline{\quad from \ an \ instance \ of \ pop, \ such \ that \ was \ whith \ wh$ 

*Proof.* Suppose there are two such loads,  $R_{NA} Q[j] =$  and  $R_{NA} Q[j'] =$  with  $j \neq j'$ :

**Theorem 2.** [Existence] For any store to the data buffer, there is a matching load that reads its value, provided enough data is requested by the consumer.

Formally, given a store  $W_{NA}$   $Q[i] = \_$ , there is at least one load  $R_{NA}$   $Q[j] = \_$  such that  $W_{NA}$   $Q[i] = \_$   $\xrightarrow{f}$  $R_{NA}[j] = 1$ , provided the consumer thread contains enough non-failed non-empty pop operations:  $\sum_{k' \in NFC} n_{k'} \geq i$ , where NFC =  $\{l' \mid C_{l'} \text{ is non-failed}\}$ , and  $n_{l'}$  denotes the batch size argument passed to  $C_{l'}$ .

*Proof.* Sequentially, a store  $W_{REL} f = m$  in a pop is always preceded by reads  $R_{NA} Q[j] = for all <math>j < m$ . Hence, if  $\sum_{k' \in NFC} n_{k'} \geq i$ , then there is a pop that stores  $W_{REL} f = m$  for some m > i. Hence there exists a load  $R_{NA}$   $Q[i] = __;$  it follows from Lemma 7 that we have a store  $W_{NA}$   $Q[i'] = __ <math>\xrightarrow{rf} R_{NA}$   $Q[i] = __,$  and from Lemma 8

**Theorem 3.** [Data-race freedom] All (non-atomic) accesses to the data buffer are data-race-free. That is, given a store  $W_{NA}Q[i] = :$ 

$$\forall \mathsf{W}_{\mathsf{NA}} \, Q[j] = \_, i \equiv j \pmod{m},$$

$$\begin{array}{l} \forall \, \mathsf{W}_{\mathsf{NA}} \, Q[j] = \_, i \equiv j \pmod{m}, \\ \mathsf{W}_{\mathsf{NA}} \, Q[i] = \_ \xrightarrow{\mathsf{hb}} \mathsf{W}_{\mathsf{NA}} \, Q[j] = \_ \vee \mathsf{W}_{\mathsf{NA}} \, Q[j] = \_ \xrightarrow{\mathsf{hb}} \mathsf{W}_{\mathsf{NA}} \, Q[i] = \_ \\ \forall \, \mathsf{R}_{\mathsf{NA}} \, Q[j] = \_, i \equiv j \pmod{m}, \\ \mathsf{W}_{\mathsf{NA}} \, Q[i] = \xrightarrow{\mathsf{hb}} \mathsf{R}_{\mathsf{NA}} \, Q[j] = \vee \vee \mathsf{R}_{\mathsf{NA}} \, Q[j] = \xrightarrow{\mathsf{hb}} \mathsf{W}_{\mathsf{NA}} \, Q[i] = \end{array}$$

*Proof.* Suppose we have  $W_{NA}[j] = 1$ . The store belongs to the producer thread, as does  $W_{NA}[i] = 1$ ; hence the two are sequentially ordered.

Suppose we have  $R_{NA}Q[j] =$  in pop  $C_{k'}$ . If  $i \leq j$ , then by Lemma 9,  $W_{NA}Q[i] =$   $\xrightarrow{hb} R_{NA}Q[j] =$ . Otherwise, i > j. Let  $P_k$  be the push to which the store belongs. There exists q > 0 such that i = qm + j. Furthermore, it follows from Corollary 2 that  $i < \hat{f}^P(k) + m$ . Hence:

$$i < \hat{f}^P(k) + m \iff i - m < \hat{f}^P(k) \iff qm + j - m < \hat{f}^P(k)$$

RR n° 8365

Lê et al.

Hence,  $\hat{f}^C(k') \leq j < \hat{f}^P(k)$ . Therefore, there must be a store  $W_{REL} f = \hat{f}^P(k)$ , such that:

$$\mathsf{R}_{\,\mathsf{NA}}\;Q[j] = \_\xrightarrow{\,\mathsf{s}\,\mathsf{b}}\;\mathsf{W}_{\,\mathsf{REL}}\;f = \hat{f}^P(k)\xrightarrow{\,\mathsf{rf}}\;\mathsf{R}_{\,\mathsf{ACQ}}\;f = \hat{f}^P(k)\xrightarrow{\,\mathsf{s}\,\mathsf{b}}\;\mathsf{W}_{\,\mathsf{NA}}\;Q[i] = \_\quad \Box$$

4 Experiments

Let us now evaluate our queue on a variety of multicore processors. Our reference platforms are mid-grade ARM and POWER processors, and a recent x86\_64 processor from Intel serving as high-performance baseline. Table 1 details their characteristics. In particular, the last row displays the best throughput that we managed to achieve between two threads, measuring the raw speed of core-to-core coherence.

| Machine         | Cortex A9           | P4080             | Core i7           |
|-----------------|---------------------|-------------------|-------------------|
| Manufacturer    | Samsung             | Freescale         | Intel             |
| ISA             | ARMv7               | POWER             | $x86\_64$         |
| Number of cores | 4                   | 8                 | 4 (8 logical)     |
| Clock frequency | $1.3\mathrm{GHz}$   | $1.5\mathrm{Ghz}$ | $3.4\mathrm{GHz}$ |
| Best throughput | $2.2.\mathrm{GB/s}$ | $1\mathrm{GB/s}$  | $22\mathrm{GB/s}$ |

Table 1: Platform characteristics

We compare the performance in terms of throughput of our queue against the most popular algorithms from the literature, for which an optmized C11 implementation has been derived.

- Lamport's algorithm ported to C11.
- The FastForward queue from Giacomoni et al. [6], using private indexes, and synchronizing through a special value denoting empty elements.
- The MCRB queue designed by Lee et al. [12], extending Lamport's queue with software caching of foreign indexes, and batching updates to the owned indexes.

The benchmark is a synthetic producer-consumer loop with no other computations in between FIFO operations; it is parameterized in buffer and batch size. We measure the throughput with increasing batch sizes, comparing WeakRB with MCRB, the state-of-the-art queue featuring batching. Figure 5 presents our results using the R vioplot library. These violin plots combine box plots and kernel density estimators. The width represents the density of data points for a given value, with a logarithmic bias. Solid black bars represent the 95% confidence intervals for the median. The first two rows of graphs show how the queues perform on the communication of single machine words. The first row shows the performance with a small queue size (256 B), the second with a larger one (64 kB).

One may first remark that on the architectures with weaker memory consistency, ARM and POWER, reducing the number of release/acquire ordering constraints is very important. Indeed, the direct translation of Lamport's algorithm performs very poorly on such architectures. Even more convincing is the fact that MCRB, which uses software caches for the foreign indexes, dominates FastForward for all queue sizes on ARM and POWER, but that the situation is reversed on the stronger memory model of the x86 64 machine.

The results also show that WeakRB is at a performance disadvantage for the smallest batch sizes ( $\leq 16\,\mathrm{B}$ ). This is due to the use of a generic (yet optimized) memcpy function supporting variable batch sizes. To alleviate this penalty, our implementation could be specialized for tiny,



 $Figure \ 5: \ Performance \ results$ 

constant size batches. We choose not to do it to avoid polluting the results with unrelated memcpy optimizations, and because batches smaller than a cache line are of low practical interest due to false sharing. This is actually reflected in the highly unstable performance of WeakRB on unit batches, where the consumer starves on data, reading incomplete cache lines.

 $L\hat{e}\ et\ al.$ 

The last row of Figure 5 features the results for WeakRB and MCRB for increasing batch sizes and with a queue size of 64 kB. It shows the tremendous performance benefits of batched transfers for WeakRB across all architectures. WeakRB exceeds MCRB's throughput as soon as the batch is greater than a cache line, and continues to increase regularly until reaching the maximal throughput once synchronization costs are completely amortized. Interestingly, performance grows faster on the 2 embedded architectures: over 75% of the best observed throughput is obtained with a batch size of 1024B on ARM and only 256B on POWER.

Note that the original FastForward paper described a temporal slipping optimization, where the consumer slows down temporarily if it the producer is deemed to be too close. However, the technique used to measure the distance between producer and consumer is not explained in the paper and seems to boil down to two alternatives: either accessing the foreign index or walking the internal array looking for nearby non-empty elements. The former would defeat the algorithm's purpose, and in a relaxed setting the latter is likely to either be incorrect or very slow. Furthermore, it is not available in the public version of FastForward.

## 5 Conclusion and perspectives

WeakRB is the first SPSC FIFO queue with a formally proven, portable implementation for a weak memory model. Our algorithm and implementation reach the peak observable throughput on 3 hardware platforms, and do so with small batch sizes. We plan to use WeakRB to optimize a streaming data-flow language [14], and for the correct-by-construction distribution of high-performance control systems [5, 4].

**Acknowledgments** We thank Moncef Mechri and Francesco Zappa-Nardelli for their help and comments. This work was partly supported by the European FP7 projects PHARAON id. 288307 and TERAFLUX id. 249013.

## References

- [1] M. Batty, K. Memarian, S. Owens, S. Sarkar, and P. Sewell. Clarifying and compiling C/C++ concurrency: from C++11 to POWER. In *POPL*, pages 509–520, New York, NY, 2012.
- [2] M. Batty, S. Owens, S. Sarkar, P. Sewell, and T. Weber. Mathematizing C++ concurrency. In *POPL*, pages 55–66, New York, NY, 2011.
- [3] G. Bloom, G. Parmer, B. Narahari, and R. Simha. Shared hardware data structures for hard real-time systems. In *EMSOFT*, pages 133–142, 2012.
- [4] A. Cohen, L. Gérard, and M. Pouzet. Programming parallelism with futures in Lustre. In *EMSOFT*, pages 197–206, Tampere, Finland, 2012.
- [5] G. Delaval, A. Girault, and M. Pouzet. A type system for the automatic distribution of higher-order synchronous dataflow programs. In *LCTES*, 2008.
- [6] J. Giacomoni, T. Moseley, and M. Vachharajani. FastForward for efficient pipeline parallelism: a cache-optimized concurrent lock-free queue. In *PPOPP*, pages 43–52, New York, NY, 2008.
- [7] M. Gordon, W. Thies, and S. Amarasinghe. Exploiting coarse-grained task, data, and pipeline parallelism in stream programs. In *ASPLOS*, San Jose, CA, 2006.
- [8] Programming Language C. Number ISO 9899:2011. ISO, Geneva, Switzerland, 2011.
- [9] R. L. Jeronimo Castrillon and G. Ascheid. Maps: Mapping concurrent dataflow applications to heterogeneous mpsocs. *IEEE Trans. on Industrial Informatics*, page 19, 2011.
- [10] L. Lamport. Proving the correctness of multiprocess programs. IEEE Trans. on Software Engineering, SE-3(2):125-143, 1977.
- [11] L. Lamport. How to make a multiprocessor computer that correctly executes multiprocess programs. *IEEE Trans. on Computers*, C-28(9):690–691, 1979.
- [12] P. P. C. Lee, T. Bu, and G. Chandranmenon. A lock-free, cache-efficient shared ring buffer for multi-core architectures. In Proc. of the 5th Symp. on Architectures for Networking and Communications Systems, pages 78–79, New York, NY, 2009.
- [13] S. Owens, S. Sarkar, and P. Sewell. A better x86 memory model: x86-TSO. In *TPHOL*, LNCS, pages 391–407, Berlin, Heidelberg, 2009. Springer.
- [14] A. Pop and A. Cohen. OpenStream: Expressiveness and data-flow compilation of openmp streaming programs. ACM Trans. on Architecture and Code Optimization, 9(4), 2013. HiPEAC presentation.
- [15] S. Sarkar, P. Sewell, J. Alglave, L. Maranget, and D. Williams. Understanding POWER multiprocessors. In PLDI, pages 175–186, New York, NY, 2011.

 $L\hat{e}\ et\ al.$ 

# A C11 code for relaxed Lamport

```
atomic_size_t front;
size_t pfront;
atomic_size_t back;
size_t cback;
T data[SIZE];
static inline void
init()
  atomic_init(front, 0);
  atomic_init(back, 0);
  pfront = cback = 0;
}
static inline bool
push(T elem)
  size_t b, f;
  b = atomic_load_explicit(&back,
                            memory_order_relaxed);
  f = atomic_load_explicit(&front,
                            memory_order_acquire
  if((b + 1) \% SIZE == f)
    return false;
  data[b] = elem;
  atomic_store_explicit(&back, (b + 1) % SIZE,
                         memory_order_release);
  return true;
}
static inline bool
pop(T *elem)
  size_t b, f;
  b = atomic_load_explicit(&back,
                            memory_order_relaxed);
  f = atomic_load_explicit(&front,
                            memory_order_acquire);
  if(b == f)
    return false;
  *elem = data[b];
  atomic_store_explicit(&front,
                         (f + 1) \% SIZE,
                         memory_order_release);
  return true;
}
```

## B Full C11 code for WeakRB

```
#ifndef FIFONAME_H_
#define FIFONAME_H_
#include <assert.h>
#include <stdalign.h>
#include <stdatomic.h>
#include <stdbool.h>
#include <stddef.h>
#ifndef FIFONAME_CACHE_ALIGN
#define FIFONAME_CACHE_ALIGN O
#endif
struct fifo {
  alignas(FIFONAME_CACHE_ALIGN) atomic_size_t _front;
  alignas(FIFONAME_CACHE_ALIGN) atomic_size_t _back;
  alignas(FIFONAME_CACHE_ALIGN) size_t _pfront;
  alignas(FIFONAME_CACHE_ALIGN) size_t _cback;
  alignas(FIFONAME_CACHE_ALIGN) unsigned char _data[];
};
static inline void fifo_init(struct fifo *);
static inline bool fifo_push_back(
  struct fifo * restrict, size_t,
  const void * restrict, size_t);
static inline bool fifo_pop_front(
  struct fifo * restrict, size_t,
  void * restrict, size_t);
static inline void
fifo_init(struct fifo *_q)
 atomic_init(&_q->_front, 0);
 atomic_init(&_q->_back, 0);
  _q->_pfront = 0;
  _q->_cback = 0;
static inline bool
fifo_push_back(
  struct fifo * restrict _q, size_t _qsize,
  const void * restrict _buf, size_t _n)
  const unsigned char *_udata;
  size_t _b, _i;
```

RR n° 8365

24  $L\hat{e}\ et\ al.$ 

```
assert(_n < _qsize);</pre>
  _b =
    atomic_load_explicit(&_q->_back,
                          memory_order_relaxed);
  assert(_b - _q->_pfront <= _qsize);</pre>
  if (_q->_pfront + _qsize - _b < _n) {
    _q->_pfront =
      atomic_load_explicit(&_q->_front,
                            memory_order_acquire);
    if (_q->_pfront + _qsize - _b < _n)
      return false;
  }
  _udata = _buf;
  for (_i = 0; _i < _n; ++_i)
    _q->_data[(_b + _i) % _qsize] = _udata[_i];
  atomic_store_explicit(
    &_q->_back, _b + _n,
    memory_order_release);
  return true;
}
static inline bool
fifo_pop_front(
  struct fifo * restrict _q, size_t _qsize,
  void * restrict _buf, size_t _n)
{
  unsigned char *_udata;
  size_t _f, _i;
  assert(_n < _qsize);</pre>
  _f =
    atomic_load_explicit(&_q->_front,
                          memory_order_relaxed);
  assert(_q->_cback - _f <= _qsize);</pre>
  if (_q->_cback - _f < _n) {
    _q->_cback =
      atomic_load_explicit(&_q->_back,
                            memory_order_acquire);
    if (_q->_cback - _f < _n)
      return false;
  }
```

```
_udata = _buf;
for (_i = 0; _i < _n; ++_i)
    _udata[_i] = _q->_data[(_f + _i) % _qsize];

atomic_store_explicit(
    &_q->_front, _f + _n,
    memory_order_release);
return true;
}

#endif /* !FIFONAME_H_ */
```



RESEARCH CENTRE SOPHIA ANTIPOLIS – MÉDITERRANÉE

2004 route des Lucioles - BP 93 06902 Sophia Antipolis Cedex Publisher Inria Domaine de Voluceau - Rocquencourt BP 105 - 78153 Le Chesnay Cedex inria.fr

ISSN 0249-6399