INSTITUT NATIONAL DE RECHERCHE EN INFORMATIQUE ET EN AUTOMATIQUE

Verification of clock constraints: CCSL Observers in Esterel

Charles André

## $\mathbf{N}^{\circ} \mathbf{7 2 1 1}$

February 2010

Thème COM


# Verification of clock constraints: CCSL Observers in Esterel 

Charles Andrê*<br>Thème COM - Systèmes communicants Projet Aoste<br>Rapport de recherche $\mathrm{n}^{\circ} 7211$ - February 2010 - 59 pages


#### Abstract

The Clock Constraint Specification Language (CCSL) has been informally introduced in the specifications of the UML Profile for Modeling and Analysis of Real-Time and Embedded systems (MARTE). In a previous report entitled "Syntax and Semantics of the Clock Constraint Specification Language", we equipped a kernel of CCSL with an operational semantics. In the present report we pursue this clarification effort by giving a mathematical characterization to each CCSL constructs. We also propose a systematic approach to the formal verification of cCSL constraints with dedicated Observers. A comprehensive library of Esterel modules, which supports this approach, is provided.


Key-words: CCSL, UML, time constraints, verification, observer, Esterel

[^0]
## Vérification de contraintes d'horloges : Observateurs CCSL en Estérel

Résumé : Le langage de Spécification de Contraintes d'Horloges (connu sous le nom de Clock Constraint Specification Language ou sous l'acronyme ccsL) a été introduit de façon informelle dans le document de spécification du profil umL pour la modélisation et l'analyse des systèmes temps réel et embarqués (MARTE). Dans un précédent rapport intitulé "Syntax and Semantics of the Clock Constraint Specification Language" nous avons défini une sémantique opérationnelle pour un noyau de CCSL. Le présent rapport poursuit cet effort de formalisation en donnant une caractérisation mathématique précise à chaque élément du langage cCSL. Nous proposons également une approche systématique pour la vérification formelle de contraintes CCSL s'appuyant sur le concept d'Observateur. Une bibliothèque complète de modules Esterel est fournie pour la mise en œuvre de cette approche.
Mots-clés : CCSL, UML, contraintes temporelles, vérification, observateurs, Esterel

## 1 Introduction

Modeling of distributed systems, as well as electronic systems with multi-cores or multiclock domains, needs multiple time bases. The uml profile for Modeling and Analysis of Real-Time and Embedded systems [1] (MARTE) addresses this modeling issue through its rich model of Time. marte also introduces the concept of clock constraints and proposes the non-normative language ccsl (short for Clock Constraint Specification Language) for specifying such constraints.

The MARTE time model has been first presented at the $10^{\text {th }}$ international conference on Model Driven Engineering Languages and Systems [2. This paper introduced the concepts of time bases, clocks and clock constraints. CCSL appeared only in a few illustrative examples. On the other hand, the OMG specification of MARTE contains neither a precise syntax nor a formal semantics for CCSL; only an informal (English) semantics is given. This lack of formal description of CCSL has been partially filled in our research report entitled "Syntax and Semantics of the Clock Constraint Specification Language" [3], which described a kernel of CCSL and provided a structural operational semantics for this kernel. The present report contributes further to the semantics of CCSL by giving full mathematical characterization of the clock relations and clock expressions of cCSL.

CCSL has also been used in verification of time requirements [4,5]. The first reference proposed simulation of CCSL specifications to find constraint violations. The second one dealt with formal verification: we first specified time constraints of a simplified signal processing application with CCSL, and we then used model checking techniques to verify that an Esterel program effectively met these specifications. Esterel [6, 7] is an imperative synchronous language, well-suited to control-dominated system programming. As usual with synchronous languages [8], we applied an observer-based approach 10] for safety property verification. The second contribution of the present report is to propose a general approach to CCSL constraint checking with CCSL-observers.

The report consists of three main sections. The first section introduces the multiform logical time, the clocks, and the clock constraints. A clock constraint is a clock relation that applies to two clock expressions. In this section, all the clock relations from the kernel ccsL, and two often used derived relations (alternation and synchronization), are mathematically defined. The primitive clock expressions of the kernel CCSL, and some derived expressions are characterized in the same way.

The second section first explains the concept of observer. Then, a general approach is proposed for the implementation of (CCSL) observers, generators, and adaptors, which are modules that implement clock relations, clock expressions, and CCSL clocks, respectively. The behavior of each module is dictated by the operational semantics given in the previous report on CCSL $[3]$. For each relation, the condition under which the relation is violated is clearly stated.

The third section describes, in details, an Esterel module library library that implements the proposed verification approach.

## 2 Clock Constraint Specification Language

### 2.1 Multiform logical time

marte Time model deals with both discrete and dense time. In marte, a clock gives access to a time structure made of time bases, which are themselves ordered sets of instants. A clock can be either chronometric or logical. The former is related to "physical time" while the latter is not. This report focuses on the structural relations between clocks and these relations do not differentiate between chronometric and logical clocks. However, some relations only apply to discrete clocks (logical or chronometric) and others apply to both discrete and dense clocks. Dense clocks considered in MARTE are necessarily chronometric. Logical clocks refer to discrete-time logical clocks and represent logical time.

Leslie Lamport [11 introduced logical clocks in the late 70's. The logical clocks associate numbers (logical timestamps) with events in a distributed system, such that there exists a consistent total ordering of all the events of the system. These clocks can be implemented by counters with no actual timing mechanisms. In the 80 's, the synchronous languages 12 introduced their own concept of logical time. This logical time shares with Lamport's time the fact that they need not actually refer to physical time. Logical time only relies on (partial or total) ordering of instants. In what follows, we consider logical time in the sense of synchronous languages. In the synchronous language Signal, a signal $s$ is an infinite totally ordered sequence $\left(s_{t}\right)_{t \in \mathbb{N}}$ of typed elements. Index $t$ denotes a logical instant. At each logical instant of its clock, a signal is present and carries a unique value. Signal is a multi-clock (or polychronous) language: it does not assume the existence of a global clock. Instead, it allows multiple logical clocks. Signal composition is ruled by operators which are either mono-clock operators (composing signals defined on a same clock) or multi-clock operators (allowing composition of signals having different clocks).

Indeed, a logical clock can be associated with any event. This point of view has been adopted in the MARTE time model [1 Chap. 10]. A logical clock "ticks" with each new occurrence of its associated event. Synchronous languages like Esterel exploit this property. In an Esterel program, time may be counted in seconds, meters, laps... (see the Berry's RUNNER program $[7$ which describes the training of a runner). This variety of events supporting time leads to the concept of multiform time. More technical examples can be found in automotive applications. For instance, the electronic ignition is driven by the angular position of the crankshaft rather than by a chronometric time (see our study of a knock controller in a 4 -stroke engine (13]).

In this report, we consider only (discrete) logical clocks and their relationships through clock constraints. Many aspects are extendable to dense clocks, but these are not addressed in this report.

### 2.2 Clocks

In the marte time model, a clock is a model element giving access to the time structure underlying the application. A clock refers to a time base. In this report, we adopt a simplified
model, already used in our papers (see for instance [14]). This model hides the concept of time base and considers that a clock directly owns an ordered set of instants.

A Clock is a 5 -tuple $\langle\mathcal{I}, \prec, \mathcal{D}, \lambda, u\rangle$ where $\mathcal{I}$ is a set of instants, $\prec$ is a quasi-order relation on $\mathcal{I}$, named strict precedence, $\mathcal{D}$ is a set of labels, $\lambda: \mathcal{I} \rightarrow \mathcal{D}$ is a labeling function, $u$ is a symbol, standing for a unit. For logical clocks, $u$ is often called tick, it can be processorCycle as well or any other logical activation of a behavior. The ordered set $\langle\mathcal{I}, \prec\rangle$ is the temporal structure associated with the clock. $\prec$ is a total, irreflexive, and transitive binary relation on $\mathcal{I}$.

A discrete-time clock is a clock with a discrete set of instants $\mathcal{I}$. Since $\mathcal{I}$ is discrete, it can be indexed by natural numbers in a fashion that respects the ordering on $\mathcal{I}$ : let $\mathbb{N}^{\star}=\mathbb{N} \backslash\{0\}$, $\operatorname{idx}: \mathcal{I} \rightarrow \mathbb{N}^{\star}, \forall i \in \mathcal{I}, \operatorname{idx}(i)=k$ if and only if $i$ is the $k^{\text {th }}$ instant in $\mathcal{I}$.

For any discrete time clock $c=\left\langle\mathcal{I}_{c}, \prec_{c}, \mathcal{D}_{c}, \lambda_{c}, u_{c}\right\rangle, c[k]$ denotes the $k^{\text {th }}$ instant in $\mathcal{I}_{c}$ (i.e., $\left.k=\operatorname{idx}_{c}(c[k])\right)$. For any instant $i \in \mathcal{I}_{c}$ of a discrete time clock, ${ }^{\circ} i$ is the unique immediate predecessor of $i$ in $\mathcal{I}_{c}$. For simplicity, we assume a virtual instant the index of which is 0 , and which is the (virtual) immediate predecessor of the first instant. $i^{\circ}$ is the unique immediate successor of $i$ in $\mathcal{I}_{c}$, if any.

### 2.2.1 Time structure

A Time Structure is a pair $\langle C, \preccurlyeq\rangle$ where $C$ is a set of clocks, $\preccurlyeq$ is a binary relation on $\bigcup_{c \in C} \mathcal{I}_{c}$, named precedence. $\preccurlyeq$ is reflexive and transitive. From $\preccurlyeq$ we derive four new relations:

- Coincidence $\left(\equiv \triangleq \preccurlyeq \preccurlyeq^{-1}\right.$ ),
- Strict precedence $(\prec \triangleq \preccurlyeq \backslash \equiv)$,
- Independence ( $\| \triangleq \preccurlyeq \cup \preccurlyeq^{-1}$ ), and
- Exclusion $\left(\# \triangleq \prec \cup \prec^{-1}\right)$.

The graphical representation of instant relations is given in Table 1 .

| instant relation | symbol | graphical representation |
| :---: | :---: | :---: |
| strict precedence | $\prec$ | $\ldots-\ldots . .-$ |
| (non strict) precedence | $\preccurlyeq$ | $\ldots-\ldots$ |
| coincidence | $\equiv$ | - |
| exclusion | $\#$ | $\ldots . . . . . . . .$. |

Table 1: Instant relations
Let $I=\left(\bigcup_{c \in C} \mathcal{I}_{c}\right) / \equiv$ (the set of instants quotiented by the equivalence relation $\equiv$ ). The Time Structure $T=\langle C, \preccurlyeq\rangle$ is well-structured if $\langle I, \preccurlyeq\rangle$ is a partially ordered set (POset).

### 2.3 Clock constraints

Specifying a full time structure using only instant relations is not realistic. Moreover a set of instants is usually infinite, thus forbidding an enumerative specification of instant relations. Hence the idea to extend relations to clocks. We have introduced the concept of clock constraints in the MARTE specification (chapter 10) and also a dedicated language for expressing such constraints: ccsl [1, Annex C.3]. This language is non normative (the MARTE profile implementors are not obliged to support it). The semantics of CCSL given in the specification is informal. A first formal semantics, based on mathematical expressions has been proposed in a paper [14] and a research report [15], which is an extended version of the paper. A precise definition of the syntax of a kernel of CCSL along with a structural operational semantics is now available [3, 16. This semantics is the golden reference for the ccsl constraint solver implemented in TimeSquar ${ }^{1}$, the software environment that supports CCSL and the MARTE time profile.

Clock constraints are classified into four categories:

1. coincidence-based constraints (also known as synchronous constraints),
2. precedence-based constraints (also known as asynchronous constraints),
3. mixed constraints, which combine synchronous and asynchronous aspects,
4. NFP chronometric constraints (NFP stands for Non Functional Property).

The last category, which is pertinent for chronometric clocks only, is not considered in this report.

A cCSL specification $\mathcal{S}$ consists of clock declarations and a set of binary clock relations. These relations apply to clocks or clock expressions. A run (execution sequence) represents a legal evolution. Each step of the run consists of a set of clocks that are fired ${ }^{2}$. Of course, all the clocks fired during a step must respect $\mathcal{S}$. For each clock, at any step of a run, the operational semantics of CCSL [3] allows the computation of an enabling condition (necessary condition for the clock to fire) and the change in state induced by its possible firing.

The basic (i.e., part of the kernel) clock relations, some usual derived clock relations, and a set of clock expressions are presented in the next subsections. Most of these definitions are borrowed from the previously mentioned papers on CCSL.

### 2.4 Clock relations

### 2.4.1 Primitive clock relations

Let $a$ and $b$ two discrete time clocks. Five primitive relations on clocks are defined:

[^1]- Subclocking: $a \subset b$ is a synchronous clock relation. There exists a mapping $h$ from $\mathcal{I}_{a}$ to $\mathcal{I}_{b}$ which is injective and order preserving. $a$ is said to be a sub-clock of $b$, and $b$ a super-clock of $a$.

$$
\begin{align*}
& a \subset b \Leftrightarrow \\
& \left(\left(\forall k \in \mathbb{N}^{\star}, a[k] \in \mathcal{I}_{a}\right)\left(\exists l \in \mathbb{N}^{\star}, b[l] \in \mathcal{I}_{b}\right)(a[k] \equiv b[l]=h(a[k]))\right) \wedge  \tag{1}\\
& \left(\left(\forall k_{1}, k_{2} \in \mathbb{N}^{\star}, a\left[k_{1}\right], a\left[k_{2}\right] \in \mathcal{I}_{a}\right)\left(a\left[k_{1}\right] \prec a\left[k_{2}\right] \Rightarrow h\left(a\left[k_{1}\right]\right) \prec h\left(a\left[k_{2}\right]\right)\right)\right)
\end{align*}
$$

Figure 1: Exemple of subclocking.

- Tight Subclocking: $a \llbracket b$ is a subclocking relation in which the image of $\mathcal{I}_{a}$ by $h$ is an interval of $\mathcal{I}_{b}$. In a formal way:

$$
\begin{align*}
& a \Psi b \Leftrightarrow \\
& \left((\exists j \in \mathbb{N})\left(\forall k \in \mathbb{N}^{\star}, a[k] \in \mathcal{I}_{a}\right)\left(\left(b[j+k] \in \mathcal{I}_{b}\right) \wedge(a[k] \equiv b[j+k])\right)\right) \wedge  \tag{2}\\
& \left(\left(\forall k_{1}, k_{2} \in \mathbb{N}^{\star}, a\left[k_{1}\right], a\left[k_{2}\right] \in \mathcal{I}_{a}\right)\left(a\left[k_{1}\right] \prec a\left[k_{2}\right] \Rightarrow h\left(a\left[k_{1}\right]\right) \prec h\left(a\left[k_{2}\right]\right)\right)\right)
\end{align*}
$$

Figure 2: Exemple of tight subclocking.

In this example clock $a$ is finite $\left(\left|\mathcal{I}_{a}\right|=3\right)$ and $j=1$.

- Strict precedence: $a \nprec b$ is an asynchronous clock relation. $a$ is said to be strictly faster than $b$, and $b$ strictly slower than $a$.

$$
\begin{equation*}
a \preceq b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}, b[k] \in \mathcal{I}_{b}\right)\left(\left(a[k] \in \mathcal{I}_{a}\right) \wedge(a[k] \prec b[k])\right) \tag{3}
\end{equation*}
$$




Figure 3: Exemple of strict precedence.

- Precedence: $a \preccurlyeq b$ is similar to the previous one but considering the non strict precedence instead. $a$ is said to be faster than $b$, and $b$ slower than $a$.

$$
\begin{equation*}
a \preccurlyeq b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}, b[k] \in \mathcal{I}_{b}\right)\left(\left(a[k] \in \mathcal{I}_{a}\right) \wedge(a[k] \preccurlyeq b[k])\right) \tag{4}
\end{equation*}
$$



Figure 4: Exemple of non strict precedence.
In this example, note that $a[3]$ and $b[3]$ are coincident.

- Exclusion: $a \# b$ means that $a$ and $b$ have no coincident instants.

$$
\begin{equation*}
a \not \# b \Leftrightarrow\left(\forall j \in \mathbb{N}^{\star}, a[j] \in \mathcal{I}_{a}\right)\left(\forall k \in \mathbb{N}^{\star}, b[k] \in \mathcal{I}_{b}\right)(\neg(a[j] \equiv b[k])) \tag{5}
\end{equation*}
$$

### 2.4.2 Derived clock relations

We mention three often used derived clock relations: Equality, Alternation, Synchronization.
Equality $a\lceil b$ is a typical synchronous clock relation derived from tight subclocking.

$$
\begin{equation*}
a \cong b \Leftrightarrow(a \boxed{\Xi} b) \wedge(b \boxed{\Phi} a) \tag{6}
\end{equation*}
$$

Hence, there is a bijection between instants of $a$ and $b$. This bijection is order preserving and the instants are point-wise coincident: $\forall k \in \mathbb{N}^{\star}, a[k] \equiv b[k]$. Hence another characterization of the clock equality relation is given in equation 7

$$
\begin{align*}
a \cong b \Leftrightarrow & \\
& \left(\left(\forall k \in \mathbb{N}^{\star}, a[k] \in \mathcal{I}_{a}\right)\left(b[k] \in \mathcal{I}_{b}\right) \wedge(a[k] \equiv b[k])\right) \wedge  \tag{7}\\
& \left(\left(\forall k \in \mathbb{N}^{\star}, b[k] \in \mathcal{I}_{b}\right)\left(a[k] \in \mathcal{I}_{a}\right) \wedge(a[k] \equiv b[k])\right)
\end{align*}
$$

For infinite sets, the specification simplifies to equation 8

$$
\begin{equation*}
a \lesssim b \Leftrightarrow\left(\left(\forall k \in \mathbb{N}^{\star}\right)(a[k] \equiv b[k])\right) \tag{8}
\end{equation*}
$$




Figure 5: Exemple of clock equality.
The next two relations are asynchronous. They involve precedence relations and auxiliary clocks. Given a clock $c$, we denote $c \$ 1$ the tight sub-clock of $c$ such that

$$
\begin{equation*}
\left(\forall k \in \mathbb{N}^{\star}, c[k+1] \in \mathcal{I}_{c}\right)\left(c \$ 1[k] \in \mathcal{I}_{c \$ 1}\right) \wedge(c \$ 1[k] \equiv c[k+1]) \tag{9}
\end{equation*}
$$

In other words, $c \$ 1$ is $c$ deprived of its first instant. We will see later on page 18 , how this can be easily defined with clock expressions.

Alternation $a \sim \sim b$. The strict form of alternation can be specified as

$$
\begin{equation*}
a \subsetneq b \Leftrightarrow(a \longdiv { \sim } b) \mid(b \boxed{\prec} a \$ 1) \tag{10}
\end{equation*}
$$

The composition of clock relation (operator |) imposes the conjunction of the relations. So, the alternation can be also defined as

$$
\begin{equation*}
a \leadsto b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}, a[k+1] \in \mathcal{I}_{a}\right)\left(\left(b[k] \in \mathcal{I}_{b}\right) \wedge(a[k] \prec b[k] \prec a[k+1])\right) \tag{11}
\end{equation*}
$$




Figure 6: Exemple of strict alternation.
This definition is far simpler when only infinite sets are considered:

$$
\begin{equation*}
a \llbracket b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}\right)(a[k] \prec b[k] \prec a[k+1]) \tag{12}
\end{equation*}
$$

For the sake of simplicity, from now on, we give only definitions for infinite sets. Since there exists a non strict form of precedence $(\preccurlyeq)$, three other variants of alternation can be defined.

- RNS-alternation (right non-strict alternation)

$$
\begin{equation*}
a \sim_{\sim}^{\sim} b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}\right)(a[k] \preccurlyeq b[k] \prec a[k+1]) \tag{13}
\end{equation*}
$$

- LNS-alternation (left non-strict alternation)

$$
\begin{equation*}
a \quad=\sim b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}\right)(a[k] \prec b[k] \preccurlyeq a[k+1]) \tag{14}
\end{equation*}
$$

- NS-alternation (non-strict alternation, which is both right and left non-strict)

$$
\begin{equation*}
a \underset{=\sim=}{\sim} b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}\right)(a[k] \preccurlyeq b[k] \preccurlyeq a[k+1]) \tag{15}
\end{equation*}
$$



Figure 7: Various forms of alternation.
Synchronization This relation, unlike the alternation, does not impose a strict ordering on instants of $a$ and $b$. Instead, the $k^{t h}$ instants of $a$ and $b$ are not ordered, but they both precede the $k+1^{t h}$ instants of $a$ and $b$. Figure 8 shows an example of strict synchronization. This relation is borrowed from the General Net Theory and stands for a synchronic distance of 2 (see Reisig's book 17, chapter 4).


Figure 8: Exemple of strict synchronization.
Like the alternation, synchronization has four variants:

$$
\begin{align*}
& a \bowtie b \Leftrightarrow((a \boxed{\swarrow} b \$ 1) \mid(b \boxed{\prec} a \$ 1))  \tag{16}\\
& a \bowtie_{=} b \Leftrightarrow((a \measuredangle b \$ 1) \mid(b \preceq a \$ 1))  \tag{17}\\
& a \boxed{=\bowtie} b \Leftrightarrow((a \longleftarrow b \$ 1) \mid(b \preceq a \$ 1))  \tag{18}\\
& a \bigsqcup=\bowtie={ }^{\infty} b \Leftrightarrow((a \preccurlyeq b \$ 1) \mid(b \preccurlyeq a \$ 1)) \tag{19}
\end{align*}
$$

Using quantifiers, the infinite forms can be redefined as follows:

- synchronization (strict synchronization)

$$
\begin{equation*}
a \boxed{\bowtie} b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}\right)((a[k] \prec b[k+1]) \wedge(b[k] \prec a[k+1])) \tag{20}
\end{equation*}
$$

- RNS-synchronization (right non-strict synchronization)

$$
\begin{equation*}
a \bowtie_{=} b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}\right)((a[k] \preccurlyeq b[k+1]) \wedge(b[k] \prec a[k+1])) \tag{21}
\end{equation*}
$$

- LNS-synchronization (left non-strict synchronization)

$$
\begin{equation*}
a \longdiv { = \bowtie } b \Leftrightarrow ( \forall k \in \mathbb { N } ^ { \star } ) ( ( a [ k ] \prec b [ k + 1 ] ) \wedge ( b [ k ] \preccurlyeq a [ k + 1 ] ) ) \tag{22}
\end{equation*}
$$

- NS-synchronization (non-strict synchronization, which is both right and left non-strict)

$$
\begin{equation*}
a \xlongequal[=\bowtie=]{ } b \Leftrightarrow\left(\forall k \in \mathbb{N}^{\star}\right)((a[k] \preccurlyeq b[k+1]) \wedge(b[k] \preccurlyeq a[k+1])) \tag{23}
\end{equation*}
$$



Figure 9: Various forms of synchronization.

### 2.5 Clock expressions

A clock expression defines a new implicit clock. In this subsection we name this implicit clock c.

### 2.5.1 Index independent clock expressions

Clock union $a+b$ defines a clock that ticks whenever a or b ticks.
Let $c \square a+b$ the following properties hold:

1) $(a \boxed{\subset} c) \wedge$
2) $(b \boxed{\subset} c) \wedge$
3) $\left(\left(\forall i \in \mathcal{I}_{c}\right)\left(\exists j \in \mathcal{I}_{a} \cup \mathcal{I}_{b}\right) i \equiv j\right)$

Equations 241 and 24 2 state that c is a super-clock of both a and b. Equation 243 makes c minimal with respect to the subclocking relation.

Clock intersection $a * b$ defines a clock that ticks whenever both a or $\mathbf{b}$ tick.
Let $c \square a * b$ the following properties hold:

1) $(c \square a) \wedge$
2) $(c \llbracket b) \wedge$
3) $\left(\left(\forall i \in \mathcal{I}_{a}\right)\left(\forall j \in \mathcal{I}_{b}\right)\left(\exists k \in \mathcal{I}_{c}\right)(i \equiv j) \Rightarrow(i \equiv k)\right)$

Equations 254 and $25-2$ state that c is a sub-clock of both a and b. Equation 253 makes c maximal with respect to the subclocking relation.

Clock difference $a-b$ defines a clock that ticks whenever a ticks but b does not.
Let $c \curvearrowleft a-b$ the following properties hold:

$$
\begin{align*}
& \text { 1) }(c \boxed{\subset} a) \wedge  \tag{26}\\
& \text { 2) }\left(\left(\forall i \in \mathcal{I}_{a}, \nexists j \in \mathcal{I}_{b}, i \equiv j\right)\left(\exists k \in \mathcal{I}_{c}\right) i \equiv k\right)
\end{align*}
$$

Equation 261 states that $c$ is a sub-clock of a. Equation $26-2$ makes c maximal with respect to the subclocking relation by ensuring that all the instants of a not coincident with an instant of $b$ have a coinciding instant in $c$.

Figure 10 illustrates the three clock expressions just defined.


Figure 10: Exemples of clock expressions union, intersection, and difference.

### 2.5.2 Index dependent clock expressions

As from $a \upharpoonright k$, where $k$ is a natural number, defines a clock that is a tight sub-clock of a starting after index $k$.

$$
\begin{equation*}
c \sqsubseteq a \upharpoonright k \Leftrightarrow(c \llbracket a) \wedge(c[1] \equiv a[k+1]) \tag{27}
\end{equation*}
$$

This clock expression is illustrated in figure 11. The virtual intial instant of $a \upharpoonright k$, indicates that the birth of this clock is between instant $k$ and $k+1$ of clock a.


Figure 11: Exemples of clock expression 'as from'.

A variant of this expression is $a \upharpoonright *$. It is dynamically evaluated during a run and takes $\chi(a)$ as its parameter.

Sup $a \vee b$ defines a clock that is the fastest among all the clocks slower than a and $b$ (equation 28).

$$
\begin{equation*}
\text { Let } \mathcal{C}_{a, b}^{\preccurlyeq}=\{d \in \mathcal{C} \mid(a \preccurlyeq d) \wedge(b \preccurlyeq d)\},\left(\forall c^{\prime} \in \mathcal{C}_{a, b}^{\preccurlyeq}\right)\left((a \vee b) \preccurlyeq c^{\prime}\right) \tag{28}
\end{equation*}
$$

This fixpoint relation can be also expressed using instants:
Let $c \square a \vee b$ the following properties hold:

$$
\begin{align*}
& \left(\forall k \in \mathbb{N}^{\star}, c[k] \in \mathcal{I}_{c}\right) \\
& \text { 1) }\left(a[k] \in \mathcal{I}_{a}\right) \wedge \\
& \text { 2) }\left(b[k] \in \mathcal{I}_{b}\right) \wedge  \tag{29}\\
& \text { 3) }\left(c[k] \equiv\left\{\begin{array}{l}
a[k] \text { if } b[k] \preccurlyeq a[k] \\
b[k] \text { if } a[k] \preccurlyeq b[k]
\end{array}\right)\right.
\end{align*}
$$

Equations $29-1$ and $29-2$ state that for any instant $c[k]$ of c , there exist instants with the same index in both a and b. Equation $29-3$ imposes that $c[k]$ is coincident with the later of $a[k]$ and $b[k]$. Note that the two branches of the case-statement (equation $29-3$ ) are not exclusive. There may be the case that $c[k] \equiv a[k] \equiv b[k]$.

Inf $a \wedge b$ defines a clock that is the slowest among all the clocks faster than a and b (equation 30).

$$
\begin{equation*}
\text { Let } \mathcal{C}_{a, b}^{\succcurlyeq}=\{d \in \mathcal{C} \mid(d \preccurlyeq a) \wedge(d \preccurlyeq b)\}, \quad\left(\forall c^{\prime} \in \mathcal{C}_{a, b}^{\succcurlyeq}\right)\left(c^{\prime} \preccurlyeq(a \wedge b)\right) \tag{30}
\end{equation*}
$$

This fixpoint relation can be also expressed using instants:
Let $c \square a \wedge b$ the following properties hold:

$$
\begin{align*}
& \left(\forall k \in \mathbb{N}^{\star}, c[k] \in \mathcal{I}_{c}\right) \\
& \text { 1) }\left(\left(a[k] \in \mathcal{I}_{a}\right) \wedge\left(b[k] \in \mathcal{I}_{b} \Rightarrow a[k] \preccurlyeq b[k]\right) \wedge(c[k] \equiv a[k])\right) \vee  \tag{31}\\
& \text { 2) }\left(\left(b[k] \in \mathcal{I}_{b}\right) \wedge\left(a[k] \in \mathcal{I}_{a} \Rightarrow b[k] \preccurlyeq a[k]\right) \wedge(c[k] \equiv b[k])\right)
\end{align*}
$$

Equation $31-1$ imposes that any instant $c[k]$ of c coincides with instant $a[k]$ when $a[k]$ precedes $b[k]$ or $b[k]$ does not exist. Equation $31-2$ imposes that $c[k]$ coincides with instant $b[k]$ when $b[k]$ precedes $a[k]$ or $a[k]$ does not exist. Note that if $a[k] \equiv b[k]$, the two equations $31-1$ and $31-2$ are not exclusive. In this case, $c[k] \equiv a[k] \equiv b[k]$. Figure 12 shows the sup and inf of two clocks.


Figure 12: Exemples of clock expressions sup and inf.

### 2.5.3 Clock expressions with clock death

Upto $a \not z b$ defines a clock c that ticks whenever a ticks upto the first tick of b . As of this tick, c dies (can not tick any more).

Let $c \square a \neq b$ the following properties hold:

1) $(c \square \subset a) \wedge$
2) $\left(\left(\forall k \in \mathbb{N}^{\star}, a[k] \in \mathcal{I}_{a}\right)(a[k] \prec b[1]) \Rightarrow(c[k] \equiv a[k])\right)$

Equation $32-1$ imposes $c$ to be a sub-clock of a. Equation $32+2$ specifies that any instant of a that strictly precedes the first instant of $b$, is coincident with an instant of c. Figure 13 is an illustration where $\left|\mathcal{I}_{a}\right|=3$.


Figure 13: Exemples of clock expression upto.
The clock expression awaiting, which also dies, is defined on page 15 .

### 2.5.4 Clock expressions with schedule

Here, schedule has the meaning of a plan that gives a list of events or tasks and the times at which each one should happen or be done. More precisely, the schedule associated with an expression contains the future times at which the clock should tick in coincidence with a given clock. Clock expressions like sampling have a very short schedule that contains at most one future coincidence. Others, like defer or filtering may be arbitrary large.

Awaiting $a^{\wedge} n$, where $n \in \mathbb{N}^{\star}$, is a synchronous clock expression. This expression waits for the $n^{\text {th }}$ strictly future tick of a. On this occurrence, a ticks once and dies.

Let $c \equiv a^{\wedge} n$ the following properties hold:

1) $\left(\left|\mathcal{I}_{c}\right|=1\right) \wedge$

Note that $a^{\wedge} n$ ticks once and dies (see figure 14).


Figure 14: Exemple of clock awaiting.

Strict sampling $a \downarrow b$ is a mixed clock expression (i.e., based on both precedence and coincidence). It defines a subclock of $b$ that ticks whenever clock a has ticked at least once since the previous tick of b . Figure 15 shows the corresponding instant ordering.


Figure 15: Strict sampling instant ordering.

Let $c \square a \downarrow b$ the following properties hold:

$$
\begin{align*}
& \text { 1) }(c \llbracket b) \wedge  \tag{34}\\
& \text { 2) }\left(\left(\forall i \in \mathcal{I}_{a}\right)\left(\exists j \in \mathcal{I}_{b},{ }^{\circ} j \preccurlyeq i \prec j\right) \Rightarrow\left(\exists k \in \mathcal{I}_{c}, j \equiv k\right)\right)
\end{align*}
$$

Equation 341 says that c is a subclock of b . Equation 342 specifies the ordering relations given in figure 15.

Non strict sampling $a \triangleleft b$ is also a mixed clock expression, similar to the previous one, just changing the precedence relations. Figure 16 shows the corresponding instant ordering.


Figure 16: Non strict sampling instant ordering.

Let $c \triangle a \triangleleft b$ the following properties hold:

$$
\begin{align*}
& \text { 1) }(c \llbracket \subset) \wedge  \tag{35}\\
& \text { 2) }\left(\left(\forall i \in \mathcal{I}_{a}\right)\left(\exists j \in \mathcal{I}_{b},{ }^{\circ} j \prec i \preccurlyeq j\right) \Rightarrow\left(\exists k \in \mathcal{I}_{c}, j \equiv k\right)\right)
\end{align*}
$$

Figure 17 highlights the different behaviors of the strict and non strict clock expression samplings.


Figure 17: Exemple of clock sampling.

Defer $a(n) \rightsquigarrow b$ is also a mixed clock expression that deals with multiple future scheduled ticks. Figure 18 shows the corresponding instant ordering.


Figure 18: Defer instant ordering.

Let $c \square a(n) b$ the following properties hold:

$$
\begin{align*}
\text { 1) } & (c \llbracket b) \wedge \\
\text { 2) } & \left(\left(\forall i \in \mathbb{N}^{\star}, a[i] \in \mathcal{I}_{a}\right)\left(\exists n_{i} \in \mathbb{N}^{\star}\right)\right.  \tag{36}\\
& \left(\exists j \in \mathbb{N}^{\star}, j \geqslant n_{i}, b[j] \in \mathcal{I}_{b}, b\left[j-n_{i}\right] \preccurlyeq a[i] \prec b\left[j-n_{i}+1\right]\right) \\
& \left.\left(\exists k \in \mathbb{N}^{\star}, c[k] \in \mathcal{I}_{c}, c[k] \equiv b[j]\right)\right)
\end{align*}
$$

Figure 19 shows clock expression 'defer' when $n$ is a constant. In this case, the clock expression is also known as clock expression 'delayedFor'.


Figure 19: Exemple of clock expression 'defer'.
Filtering $a \nabla w$, where $w$ is a binary word is a often used synchronous clock expression. Binary words are described in Annex A.

$$
\begin{equation*}
a \nabla w \Leftrightarrow\left(\left(\forall k \in \mathbb{N}^{\star}, c[k] \in \mathcal{I}_{c}\right)(c[k] \equiv a[w \uparrow k])\right) \tag{37}
\end{equation*}
$$

$w \uparrow k$ denotes the index of the $k^{\text {th }}$ ' 1 ' in the binary word $w$. So, c is a sub-clock of a. Example in figure 20 considers a periodic binary word (transient part ' 01 ', periodic part ' 100 '). Note that the operation $\$ 1$ defined in equation 9 might have been defined by filtering, using the periodic binary word $0(1)^{\omega}$.


Figure 20: Exemple of filtering by a binary word.

### 2.5.5 Clock expression concatenation

Concat $a \bullet b$ defines a clock c that ticks whenever a ticks upto the death of a. As of this tick, c ticks whenever b ticks.

Let $c \square a \bullet b$ the following properties hold:

$$
\begin{align*}
\text { Let } l & =\left|\mathcal{I}_{a}\right|,\left(\forall k \in \mathbb{N}^{\star}, c[k] \in \mathcal{I}_{c}\right) \\
\text { 1) }((k \leqslant l) & \wedge(c[k] \equiv a[k])) \vee  \tag{38}\\
\text { 2) }((k>l) & \wedge\left(\exists m \in \mathbb{N}^{\star}, b[m] \preccurlyeq a[l] \prec b[m+1]\right) \wedge\left(b[k+m-l] \in \mathcal{I}_{b}\right) \\
& \wedge(c[k] \equiv b[m+k-l]))
\end{align*}
$$

Equation 381 deals with the case when a is alive, whereas equation 38 2 addresses the case when a is dead. Figure 21 is an illustration where $l=\left|\mathcal{I}_{a}\right|=5$ and $m=3$.


Figure 21: Exemples of clock expression concat.

## 3 Observers

### 3.1 Verification by observers

Verification by observers is a technique widely applied to synchronous languages 10. The principle is given in figure 22. An observer (right-hand box in the figure) is a reactive program expressing a safety property $P$ that has to be verified for a program (middle box). In synchronous language, the observer is put in (synchronous) parallel with the program. The observer has a unique output that signals possible violations of $P$. The observer receives the same input signals as the program. It also receives its output signals. Thus, the observer is purely passive: it only listen to the program without interfering with it. Often, a property holds only under some contexts. The assumptions made on the system environment are represented by another reactive program called Environment (left box in the figure). The Environment only generates useful input sequences.

The verification consists of checking that the synchronous parallel composition of the three reactive programs Environment, Program, and Observer never emits a violation for any input sequence provided by the Environment. The analysis can be done by standard reachability analysis techniques. If the property is false, an input sequence leading to the violation can be generated. This is called a counter-example.


Figure 22: Property checking of reactive programs.

With the synchronous languages, the observers can be written in the very same language as the program to verify. This is illustrated with the language Esterel. Before, we give a guide-line for implementing CCSL observers.

### 3.2 Principle of the implementation



Figure 23: Metamodel for property observation.
We are interested in temporal property checking. These properties are expressed in CCSL and rely on the concept of logical clocks. On its left side, figure 23 contains a metamodel for temporal property observations. The simplified metamodel of CCSL has been put on
the right-hand side. The correspondance between the metamodel elements is summarized in table 2. In our approach, we adopt a uniform naming convention for the identifiers of programming elements related to time property observations. The third column gives these prefixes.

Table 2: Metamodel element correspondances.

| CCSL | Target Language | Prefix |
| :--- | :--- | :--- |
| ClockConstraintSpecification | CCObservation |  |
| ClockRelation | Observer | Ccs1_R_ |
| ClockExpression | Generator | Ccsl_E- |
|  | Adaptor | Ccsl_A- |
| Clock | C_Clock | c_- $^{2}$ |

Conceptually, a logical clock may represent an event whose occurrences are represented by the instants of the clock. An adaptor yields a C_Clock, representation of a CCSL clock in the target language. To determine whether a c_clock has to tick or not, the adoptor observes the state of one or several object $s^{3}$ of the program (property elems in the metamodel). For instance, in VHDL, a rising edge of a signal a , while a signal b is set to ' 1 ' (statement "a'event and $a={ }^{\prime} 1^{\prime}$ and $b=1^{\prime} 1$ ") may represent an event and thus be associated with a c_clock. A generator represents a CCSL clock expression. Like an adaptor, a generator has a c_clock as output. Finally, an observer represents a CCSL clock relation. In the target language implementation an observer provides a Boolean called violation.

We propose a modular approach. For a given target language (Esterel in this report), we provides a library of modules for observers, generators, and adaptors. Figure 24 illustrates the use of such a library for property verification. The next three sub-sections describe what should be the behavior of the various observers, generators, and adaptors, independently of any target language. The behavior results from the operational semantics of cCSL described in the report on the kernel cCsL [3]. This semantics transforms any cCSL specification $\mathcal{S}$ into a Boolean expression $\llbracket \mathcal{S} \rrbracket$. These Boolean expressions use extended logical operators defined in table 3

| Operator | Meaning | Equivalent expression |
| :---: | :---: | :---: |
| $i \Rightarrow j$ | implication | $\neg i \vee j$ |
| $i=j$ | equality | $(i \wedge j) \vee(\neg i \wedge \neg j)$ |
| $i \neq j$ | exclusion | $\neg(i \wedge j)$ |
| $i \oplus j$ | exclusive disjunction | $(\neg i \wedge j) \vee(i \wedge \neg j)$ |

Table 3: Extended logical operators

[^2]

Figure 24: Use of CCSL observer libraries.

For each clock $c, \chi(c)$ is the index of its current instant in a run, and $\llbracket c \rrbracket$ is a Boolean variable associated with $c$. When this variable is true, the associated clock can be fired at the current step.

### 3.3 Observers of clock relations

### 3.3.1 Observers for primitive clock relations

Table 4 groups together semantic information relative to the primitive clock relations. The first column indicates the relation, the second column the enabling condition, the third column the possible changes in state induced by clock firings. The last column gives the logical expression for the violation of the clock relation. This expression is the logical negation of the condition contained in the second column. An observer must evaluate the violation condition and update an internal state, if needed.

Table 4: Violations of primitive clock relations

| Relation | Enabling | Changes | Violation |
| :--- | :--- | :--- | :--- |
| $a \llbracket \subset b$ | $\llbracket a \rrbracket \Rightarrow \llbracket b \rrbracket$ | $\llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket$ |  |


| Relation | Enabling | Changes | Violation |
| :---: | :---: | :---: | :---: |
| $a \boxed{\text { ¢ }}$ b | $\llbracket a \rrbracket=\llbracket b \rrbracket$ |  | $\llbracket a \rrbracket \oplus \llbracket b \rrbracket$ |
| $a \# b$ | 【a】 \＃【b】 |  | $\llbracket a \rrbracket \wedge \llbracket b \rrbracket$ |
| $a \swarrow b$ | $(\delta=0) \Rightarrow \neg \llbracket b \rrbracket$ |  | $(\delta=0) \wedge \llbracket \downarrow \rrbracket$ |
| $a \preccurlyeq b$ | $(\delta=0) \Rightarrow(\llbracket b \rrbracket \rrbracket \rrbracket \llbracket a \rrbracket)$ | $\delta \leftarrow \begin{cases}\delta+1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket \downarrow \rrbracket \\ \delta-1 & \text { if } \neg \square a \rrbracket \wedge \llbracket b \rrbracket \\ \delta & \text { otherwise．}\end{cases}$ | $(\delta=0) \wedge \llbracket b \rrbracket \wedge \neg \llbracket a \rrbracket$ |

where $\delta \triangleq \chi(a)-\chi(b)$

## 3．3．2 Observers for derived clock relations

Equality At any step of a run，for any existing clocks $a$ and $b$ ，the clock relation $a \equiv b$ is the same as the tight subclocking relation．The condition and the validation are the same as those of the tight subclocking（see table 5）．

Alternation This relation is not primitive．Its enabling and violation conditions result from a composition of the enabling and violation conditions of the composed relations．

Starting with the definition $a \backsim b \Leftrightarrow(a \swarrow \prec) \mid(b \swarrow a \$ 1)$ ，we apply the transforma－ tions rules to each precedence．This yields the enabling condition

$$
\begin{equation*}
((\chi(a)=\chi(b)) \Rightarrow \neg \llbracket b \rrbracket) \wedge((\chi(a)-1=\chi(b)) \Rightarrow \neg \llbracket a \rrbracket) \tag{39}
\end{equation*}
$$

Introducing $\delta \triangleq \chi(a)-\chi(b)$ ，condition 39 becomes

$$
\begin{equation*}
((\delta=0) \Rightarrow \neg \llbracket b \rrbracket) \wedge((\delta=1) \Rightarrow \neg \llbracket a \rrbracket) \tag{40}
\end{equation*}
$$

The changes in state for the two precedence relations are the same，and therefore apply to the alternation relation as well．

$$
\delta \leftarrow \begin{cases}\delta+1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket  \tag{41}\\ \delta-1 & \text { if } \neg \llbracket a \rrbracket \wedge \llbracket b \rrbracket \\ \delta & \text { otherwise } .\end{cases}
$$

Starting with the initial condition $\delta=0$ ，from equations 40 and 41 we deduce that only two values $\delta=0$ and $\delta=1$ are possible．Therefore，alternation can be be specified by the FSM shown in figure 25 ，where S 0 corresponds to the enabling condition $\delta=0$ ，whereas state

S 1 corresponds to $\delta=1$. While the state machine associated with a precedence observer is infinite, the composition of the two precedence relations involved in an alternation results in a 2-state machine. This graphical specification of clock relations is exploited in Annex B.


Figure 25: FSM of the strict alternation relation.
The violation condition for the alternation is the negation of the enabling condition 40

$$
\begin{equation*}
((\delta=0) \wedge \llbracket b \rrbracket) \vee((\delta=1) \wedge \llbracket a \rrbracket) \tag{42}
\end{equation*}
$$

The FSM of the alternation observer (figure 26) is obtained by adding a sink state (SV), and violation transitions, shown as red arcs. $V$ is the violation signal. The original specification of the alternation observer (table 5) a priori needs integers for encoding $\delta$. The FSM (figure 26) can be preferred for the observer implementation because it can be encoded with simple Boolean variables. Table 5 groups together the results in equational forms.


Figure 26: FSM detecting the violation of the strict alternation relation.

Synchronization $a \bowtie \bowtie b$, which defined as $(a \prec b \$ 1) \mid(b \boxed{\prec} a \$ 1)$, can be transformed similarily. The details are skipped and gathered in table 5. There exist only three values for $\delta: 0,1$, and -1 . States S 0 , SA, and SB correspond to conditions $\delta=0, \delta=1$, and $\delta=-1$ respectively. Here again, a FSM can be used to specify the behavior of the synchronization (figure 27). Note that in this FSM, when $a$ and $b$ tick simultaneously in state S 0 , the state is unchanged. This is why the transition has not been explicitly drawn.


Figure 27: FSM of the strict synchronization relation.

Table 5: Violations of derived clock relations

| Relation | Enabling | Changes | Violation |
| :---: | :---: | :---: | :---: |
| $a \lesssim b$ | $\llbracket a \rrbracket=\llbracket b \rrbracket$ |  | $\llbracket a \rrbracket \oplus \llbracket b \rrbracket$ |
| $a \leadsto b$ | $\begin{gathered} ((\delta=0) \Rightarrow \neg \llbracket b \rrbracket) \\ \wedge \\ ((\delta=1) \Rightarrow \neg \llbracket a \rrbracket) \end{gathered}$ | $\delta \leftarrow \begin{cases}1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket \\ 0 & \text { if } \neg \llbracket a \rrbracket \wedge \llbracket b \rrbracket \\ \delta & \text { otherwise. }\end{cases}$ | $\begin{aligned} & ((\delta=0) \wedge \llbracket b \rrbracket) \\ & \vee \\ & ((\delta=1) \wedge \llbracket a \rrbracket) \end{aligned}$ |
| $a \triangle \square$ | $\begin{gathered} ((\delta=1) \Rightarrow \neg \llbracket a \rrbracket) \\ \wedge \\ ((\delta=-1) \Rightarrow \neg \llbracket b \rrbracket) \end{gathered}$ | $\delta \leftarrow \begin{cases}\delta+1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket \\ \delta-1 & \text { if } \neg \llbracket a \rrbracket \wedge \llbracket b \rrbracket \\ \delta & \text { otherwise } .\end{cases}$ | $\begin{gathered} ((\delta=1) \wedge \llbracket a \rrbracket) \\ \vee \\ ((\delta=-1) \wedge \llbracket b \rrbracket) \end{gathered}$ |

where $\delta \triangleq \chi(a)-\chi(b)$
The observers for the various forms of alternation and synchronization are given in Annex B as FSM.

### 3.4 Generators for clock expressions

With each clock expression, we associate a generator. It generates clock ticks and maintains an internal state according to the presence or absence of ticks of its operand clocks. In this sub-section, generators are grouped according to the kind of their internal state. The results are presented in a tabular form: the expression in the first column, the condition to generate a tick in the second column, the possible changes in state in the third column, and the initial state in the last column. The last three columns reflect the operational semantics of CCSL [3].

### 3.4.1 Combinatorial generators

For these generators, emitting a tick results only from the presence/absence of incoming clock ticks. This group concerns the clock expressions union, intersection, and difference. No internal state is needed.

Table 6: Combinatorial generators

| Expression | Ticks when | Changes | Initial |
| :---: | :--- | :--- | :--- |
| $a+b$ | $\llbracket a \rrbracket \vee \llbracket b \rrbracket$ |  |  |
| $a * b$ | $\llbracket a \rrbracket \wedge \llbracket b \rrbracket$ |  |  |
| $a-b$ | $\llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket$ |  |  |

### 3.4.2 Clock index dependent generators

The clock expressions sup and inf depends on the difference ( $\delta$ ) between the indexes of the two clock operands. The integer $\delta$ is the internal state. It keeps track of the incoming ticks.

Table 7: Clock index dependent generators

| Expression | Ticks when | Changes | Initial |
| :---: | :---: | :---: | :---: |
| $a \upharpoonright k$ | $\llbracket a \rrbracket$ | $\chi \leftarrow \begin{cases}\chi+1 & \text { if } \llbracket a \rrbracket \\ \chi & \text { otherwise } .\end{cases}$ | $\chi=0$ |
| $a \vee b$ | $\begin{aligned} & ((\delta<0) \wedge \llbracket a \rrbracket) \vee \\ & ((\delta=0) \wedge(\llbracket a \rrbracket \wedge \llbracket b \rrbracket)) \vee \\ & ((\delta>0) \wedge \llbracket b \rrbracket) \end{aligned}$ | $\delta \leftarrow \begin{cases}\delta+1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket \\ \delta-1 & \text { if } \neg \llbracket a \rrbracket \wedge \llbracket b \rrbracket \\ \delta & \text { otherwise. }\end{cases}$ | $\delta=0$ |
| $a \wedge b$ | $\begin{aligned} & ((\delta<0) \wedge \llbracket b \rrbracket) \vee \\ & ((\delta=0) \wedge(\llbracket a \rrbracket \vee \llbracket b \rrbracket)) \vee \\ & ((\delta>0) \wedge \llbracket a \rrbracket) \end{aligned}$ | $\delta \leftarrow \begin{cases}\delta+1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket \\ \delta-1 & \text { if } \neg \llbracket a \rrbracket \wedge \llbracket b \rrbracket \\ \delta & \text { otherwise } .\end{cases}$ | $\delta=0$ |

### 3.4.3 Generators for clocks with death

The clock expression $a \nless b$ dies on the first tick of b . The internal state is a Boolean isDead. Boolean values are denoted as 0 and 1 , for false and true, respectively.

Table 8: Generators for clocks with death

| Expression | Ticks when | Changes | Initial |
| :---: | :---: | :---: | :---: |
| $a \nless b$ | $\neg i s D e a d \wedge$ <br> $(\llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket)$ | isDead $\leftarrow \begin{cases}1 & \text { if } \llbracket b \rrbracket \\ \text { isDead } & \text { otherwise. }\end{cases}$ | isDead $=0$ |

### 3.4.4 Generators for clocks with schedule

Table 9: Generators for clocks with schedule

| Expression | Ticks when | Changes | Initial |
| :---: | :---: | :---: | :---: |
| $a^{\wedge} n$ | $\begin{aligned} & \llbracket a \rrbracket \wedge \\ & (b w=1) \end{aligned}$ | $b w \leftarrow \begin{cases}v & \text { if } \llbracket a \rrbracket \wedge(b w=0 . v) \\ 0 & \text { if } \llbracket a \rrbracket \wedge(b w=1) \\ b w & \text { otherwise } .\end{cases}$ | $b w=0^{\llbracket n \rrbracket-1} .1$ |
| $a \downarrow b$ | $\begin{aligned} & \llbracket b \rrbracket \wedge \\ & (b w=1) \end{aligned}$ | $b w \leftarrow \begin{cases}1 & \text { if } \llbracket a \rrbracket \\ 0 & \text { if } \llbracket b \rrbracket \wedge \neg \llbracket a \rrbracket \\ b w & \text { otherwise } .\end{cases}$ | $b w=0$ |
| $a \triangleleft b$ | $\begin{aligned} & \llbracket b \rrbracket \wedge \\ & ((b w=1) \\ & \vee \llbracket a \rrbracket) \end{aligned}$ | $b w \leftarrow \begin{cases}1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket \\ 0 & \text { if } \llbracket b \rrbracket \\ b w & \text { otherwise } .\end{cases}$ | $b w=0$ |
| $a \nabla w$ | $\begin{aligned} & \llbracket a \rrbracket \wedge \\ & (b w=1 \cdot v) \end{aligned}$ | $b w \leftarrow \begin{cases}v & \text { if } \llbracket a \rrbracket \wedge(b w=b . v) \\ b w & \text { otherwise } .\end{cases}$ | $b w=w$ |
| $a(n) \rightsquigarrow b$ | $\begin{aligned} & \llbracket b \rrbracket \wedge \\ & (b w=1 . v) \end{aligned}$ | $b w \leftarrow \begin{cases}v & \text { if } \llbracket b \rrbracket \wedge \neg \llbracket a \rrbracket \wedge(b w=b . v) \\ v+0^{\llbracket n \rrbracket-1} \cdot 1 & \text { if } \llbracket b \rrbracket \wedge \llbracket a \rrbracket \wedge(b w=b . v) \\ b w+0^{\llbracket n \rrbracket-1} \cdot 1 & \text { if } \llbracket a \rrbracket \wedge \neg \llbracket b \rrbracket \\ b w & \text { otherwise. }\end{cases}$ | $b w=0$ |

where $v$ is a binary word

### 3.4.5 Generators for clock concatenation

The concatenation $a \bullet b$ is rewritten into $b$ when a dies.
Table 10: Generators for clock concatenation

| Expression | Ticks when | Changes | Initial |
| :--- | :--- | :---: | :---: |
| $a \bullet$ expr 2 | $\llbracket a \rrbracket$ | expr $\leftarrow \begin{cases}\operatorname{expr} 2 & \text { if } a . i s D e a d \\ \text { expr } & \text { otherwise. }\end{cases}$ | expr $=a \bullet \operatorname{expr} 2$ |

### 3.5 Adaptors

An adaptor has to generate ticks of a c_clock according to the state of one or several objects of the program. Collectively, the states of these objects characterize an event of interest for the system. Such events are greatly dependent on the application, and the way to detect their occurrences is language specific. So, there is little to say about adaptors in general.

## 4 Esterel implementation

In this section we propose a library of Esterel modules that implement the general concepts of adaptors, observers, and generators introduced in the previous chapter. The code is written in Esterel v7, version v7_60 for Esterel Studio 6.1.

### 4.1 Data and interface units

Esterel allows separate programming of data, interface, and module units. Genericity is also supported. Existence of various units and genericity are exploited in our implementation of ccsL observers in Esterel.

## C_clocks

To implement cCSL observers in Esterel, we have first to decide how to represent a CCSL clock. We have chosen a pair of pure signals. The presence of the signal 'presence' represents a tick of the associated clock. The second signal 'alive' reflects the status of the clock: the clock is alive when the signal is present, whereas the clock is not existing (not yet created or dead) when the signal is absent. The two signals are grouped together in a port, and a c_clock is a port typed by C_Clock_Intf.

```
interface C_Clock_Intf:
    output presence;
    output alive;
end interface
```

Other data and interface units will be defined in the following sub-sections.

### 4.2 Adaptors

In Esterel a logical clock can be associated with any signal. This clock ticks whenever the signal is present. Hence, an Esterel adaptor maps an Esterel signal to a c_clock. We have to distinguish between pure and valued signals.

### 4.2.1 Pure signal adaptor

For a pure signal A, the adaptor code is obvious:

```
module Ccsl_A_pure:
    input A;
    port c_A: C_Clock_Intf;
    sustain {
        c_A.alive,
        c_A.presence if A
    }
```

```
end module
```

Note that c_A.alive is emitted at each instant (line 6) when this module is active.

### 4.2.2 Valued signal adaptor

For a valued signal, the adaptor code is also very simple. It is a generic module which considers only the presence status of the input signal.

```
module Ccsl_A_valued:
    generic type T ;
    input A: T;
    port c_A: C_Clock_Intf;
    sustain \{
        c_A.alive,
        c_A.presence if A
    \}
end module
```

In line 2, a generic type is introduced. It types signal A (line 3). The actual type must be given at the module instantiation. When the module is active, signal c_A.presence is emitted whenever the input signal $A$ is present (line 8 ).

### 4.2.3 Rising-edge signal adaptor

Since the presence status of a signal is not persistent, hand-shake in Esterel is often implemented as

```
abort
    sustain resquest
when response
```

The actual event in this case is the "rising edge" of signal request (i.e., a signal present at the first instant of the sustain). The adaptor Ccsl_A_risingEdge represents this behavior (Synchart in figure 28).

Note that the first two adaptors are so simple that their code is usually in-lined.

### 4.3 Observers

### 4.3.1 Observer interface

Each CCSL relation observer has two input c_clocks and one output that signals possible violations. This fix interface can be specified by an interface.


Figure 28: SyncChart of the Rising Edge adaptor.

```
interface Ccsl_R_Intf:
    port c_A: mirror C_Clock_Intf;
    port c_B: mirror C_Clock_Intf;
    output Violation;
end interface
```

Port c_A is typed "mirror C_Clock_Intf" (line 2). This means that the port consists of the signals declared in interface C_Clock_Intf but with their direction reverted (imposed by the keyword 'mirror'). It is the same for port c_b, line 3. As for Violation, it is a pure
 in its code (statement "extends Ccsl_R_Intf;").

### 4.3.2 Subclocking

```
module Ccsl_R_subclock:
extends Ccsl_R_Intf;
    sustain Violation if c_A.presence and not c_B.presence
end module
```

The statement sustain (line 4) emits Violation if c_A ticks while c_B does not. This condition is directly extracted from table 4 first row, last column.

### 4.3.3 Tight subclocking

This clock relation should be tested when c_a is alive. In Esterel, this is easily done by waiting for c_a to be born (line 3), and checking the violation (line 5) while c_a is alive (lines 4-6).

```
module Ccsl_R_tightsubclock:
extends Ccs\_-_-Intf;
await immediate c_A.alive;
abort
    sustain Violation if c_A.presence xor c_B.presence
```

6 when not c_A.alive
7 end module
Line 5 encodes $V=\left(c_{-} a \oplus \wedge c \_b\right)$ from table 4 .

### 4.3.4 Exclusion

The third clock relation observer emits Violation if both c_A and c_B tick.

```
module Ccsl_R_exclusive:
extends Ccsl_R_Intf;
    sustain Violation if c_A.presence and c_B.presence
end module
```


### 4.3.5 Precedences

The precedence observers are more complex. They have to maintain an internal counter (delta). The strict and non strict version have common behavior and they differ on their violation conditions (see table 4). Their code can be combined and the discremination done by a generic constant set at the observer module instantiation. The discreminant is the the generic constant KIND, the type of which is a the enumeration Ccsl_Strictness_Kind defined in a data unit.

```
data Ccsl_Types:
type Ccsl_Strictness_Kind =
    enum {
        STRICT=0, NONSTRICT=1, LNS=2, RNS=3
    };
end data
```

The precedence observer is a generic module.

```
module Ccsl_R_precedes:
extends Ccsl_Types;
extends Ccsl_R_Intf;
constant KIND: Ccsl_Strictness_Kind;
generic constant UMAX: unsigned;
type CounterType = unsigned }\angle\textrm{UMAX}\mathrm{ ;
signal Delta: value CounterType init 0 in
    sustain {
        Violation if
            (pre(?Delta) = 0) and c_B.presence and
            ((KIND = STRICT) or ((K\overline{MND}=NONSTRICT) and not c_A.presence)),
            ?Delta <= sat<UMAX <(pre(?Delta) + 1) if
            not Violation and c_A.presence and not c_B.presence,
            ?Delta <= pre(?Delta) - 1 if
```

```
            not Violation and not c_A.presence and c_B.presence
        }
end signal
end module
```

This observer module deserves explanations:

- two constants must be provided at the module instantiation: KIND and UMAX; the latter is the expected maximal value for Delta;
- CounterType is a generic type which contains natural numbers from 0 to UMAX-1;
- Delta counts the difference on the numbers of ticks of c_a and c_b (lines 15-18);
- at each instant the violation condition is tested (lines $12-14$ );
- the value of Delta is changed only if there is no violation, this ensures that Delta is never decremented below 0 (line 17).
- since Esterel applies strict arithmetic rules, we have to assert that Delta never exceeds value UMAX-1, hence the use of the sat $<\mathrm{UMAX}>()$ predefined function.


### 4.3.6 Equality

This clock relation is similar to the tight sub-clocking on page 30 but must be always valid: there is no longer conditions on the birth and death of clocks.

```
module Ccsl_R_equal:
extends Ccsl_R_Intf;
    sustain Violation if c_A.presence xor c_B.presence
end module
```


### 4.3.7 Alternation

The violation conditions for the four variants of alternation are given in annex B.1. They are specified as FSMs. In Esterel they are better specified as SyncCharts. The usage of explicit priority on transition makes the arc labels simpler. For instance, figure 29) is the syncChart equivalent to the FSM in figure 33. Both check the strict alternation.

A generic module specifies the four variants.

```
module Ccsl_R_alternates:
extends Ccsl_Types;
extends Ccsl_R_Intf;
constant KIND: - Ccsl_Strictness_Kind;
signal Turn: value bool init '0 in
    loop
```



Figure 29: SyncChart of the alternation observer.

```
\(8 \quad\) if pre(?Turn) then
    //state S1
    if \((\) KIND \(=\) STRICT \()\) or (KIND \(=\) RNS \()\) then
            if
            case c_A. presence do
                emit Violation
        case c_B. presence do
            emit Turn('0)
        end if
    else \(/ /(\) KIND \(=L N S)\) or \((\) KIND \(=\) NONSTRICT \()\)
            if
            case c_A. presence and not c_B. presence do
                emit Violation
            case c_A.presence and c_B. presence
            case c_B. presence do
                emit Turn('0)
            end if
    end if
else
    //state So
    if \((\) KIND \(=\) STRICT \()\) or (KIND \(=\) LNS \()\) then
            if
            case c_B. presence do
                emit Violation
            case c_A. presence do
                emit Turn('1)
            end if
    else \(/ /(\) KIND \(=R N S)\) or \((K I N D=\) NONSTRICT \()\)
            if
            case not c_A. presence and c_B. presence do
                emit Violation
```

```
            case c_A.presence and c_B.presence
            case c_A.presence do
                    emit Turn('1)
            end if
        end if
        end if // Turn
    each tick
end signal
end module
```

This is a hand-encoded version of the syncCharts, it is easier to read than the automated translation. Of course, such a textual version of SyncCharts is not required, the Esterel compiler directly deals with the graphical specification. The above textual version is just to show how a purely textual specification is possible. The two states S0 and S1 have been encoded as a bool signal 'Turn' initialized to '0 (line 6). The conditions are evaluated at each instant (statement loop ... each tick, in lines 7-45). For each state, the outgoing conditions are written in a decreasing order of priority (statement if case ... do end if). The first matching transition is taken. A case ... without a do ... means that nothing has to be executed so that no violation is emitted and the state is left unchanged. The effective changes in state are caused by emitting the next state value (i.e., emit Turn('1) on line 41).

### 4.3.8 Synchronization

The violation conditions for the four variants of synchronization are given as FSMS in annex B.2. The following Esterel module encodes the four FSMs.

```
module Ccsl_R_synchronizes:
extends Ccsl_Types;
extends Ccsl_R_Intf;
constant KIND: - Ccsl Strictness_Kind;
type State = enum {列0=0, SA=1, SB=2};
signal S:State init S0 in
    loop
        if
        case pre(?S)=S0 do // in S0
            if
            case c_A.presence and not c_B.presence do
                emit S(SA)
            case c_B.presence and not c_A.presence do
                emit S(SB)
            end if
        case pre(?S)=SA do // in SA
            if (KIND = STRICT) or (KIND = RNS) then
```

```
            if
            case c_A.presence do
                emit Violation
            case c_B.presence do
                emit S(S0)
            end if
        else // (KIND = NONSTRICT) or (KIND = LNS)
            if
            case c_A.presence and not c_B.presence do
                emit Violation
            case c_B.presence and not c_A.presence do
                emit S(S0)
            end if
        end if
        case pre(?S)=SB do // in SB
            if (KIND = STRICT) or (KIND = LNS) then
            if
            case c_B.presence do
                emit Violation
            case c_A.presence do
                emit S(S0)
            end if
        else // (KIND = NONSTRICT) or (KIND = RNS)
            if
            case c_B.presence and not c_A.presence do
                emit Violation
            case c_A.presence and not c_B.presence do
                    emit S(S0)
            end if
        end if
        end if
    each tick
end signal
end module
```


### 4.4 Generators

### 4.4.1 CCSL expressions

### 4.4.2 Union

```
module Ccsl_E_union:
port c_A: \overline{mirroror C_Clock_Intf;}
port c_B: mirror C_Clock_Intf;
port c_O: C_Clock_Intf;
    abort
```

```
    sustain {
    c_O.alive,
    c_O.presence if
    c_A.presence or c_B.presence
    }
    when not (c_A.alive or c_B.alive)
end module
```

The union expression dies when both input clocks die.

### 4.4.3 Intersection

```
module Ccsl E inter:
port c_A: mirror C_Clock_Intf;
port c_B: mirror C_Clock_Intf;
port c_O: C_Clock_Īntf;
    abort
        sustain \{
            c_O. alive,
            c_O.presence if
            c_A.presence and c_B. presence
        \}
    when not (c_A.alive and c_B.alive)
end module
```

The inter expression dies when any input clock dies.

### 4.4.4 Difference

```
module Ccsl_E_minus:
port c_A: \(\overline{\text { mirror }}\) C_Clock_Intf;
port c_B: mirror C_Clock_Intf;
port c_O: C_Clock_Intf;
    abort
            sustain \{
                c_O. alive,
                c_O.presence if
                c_A.presence and not c_B.presence
            \}
    when not c_A.alive
end module
```

The minus expression dies when the first input clock dies.

### 4.4.5 As from

module Ccsl_E_asfrom:
2 generic constant UMAX: unsigned;

```
generic constant K:unsigned;
type Unsigned_t = unsigned }<\mathrm{ UMAX;;
port c_A: mirror C_Clock_Intf;
port c_O: C_Clock_\overline{Intf;}
    signal Chi:value Unsigned_t init 0 in
        abort
            if K=0 else
                weak abort
                                    sustain
                            ?Chi <= assert<UMAX-1>(pre(?Chi))+1 if c_A.presence
                when ?Chi = K
            end if
            sustain {
                c_O.alive,
                c_O.presence if c_A.presence,
                    ?Chi <= assert }<\mathrm{ UMAX- }1>(\mathrm{ pre(?Chi))+1 if c_A.presence
        }
        when immediate not c_A.alive
    end signal
end module
```

The asfrom expression dies when the input clock dies.

### 4.4.6 Sup

```
module Ccsl_E_sup:
generic constant SMAX: unsigned;
type Signed_t = unsigned }\\mathrm{ SMAX }>\mathrm{ ;
port c_A: mirror C_Clock_Intf;
port c_B: mirror C_Clock_Intf;
port c_O: C_Clock_\_Intf;
signal Delta:value Signed_t init 0 in
    abort
        sustain {
            // changes in internal state
            ?Delta <= sat <SMAX }>(\mathrm{ pre(?Delta)+1) if
                c A.presence and not c B.presence,
            ?Delta <= sat }<\mathrm{ SMAX }>(\mathrm{ pre(? Delta)-1) if
                c_B.presence and not c_A.presence,
            // ticks
            c_O.alive,
            c_O.presence if (pre(?Delta) < 0) and c_A.presence,
            c_O.presence if (pre(?Delta) > 0) and c_B.presence,
            c_O.presence if (pre(?Delta) = 0) and c_A.presence and c_B.presence
        }
    when immediate
        ((pre(?Delta < 0) and not c_A.alive) or
```

```
    ((pre(?Delta > 0) and not c_B.alive)
end signal
end module
```

The sup expression dies when the clock with the lower index dies, i.e., $a$ if $\delta<0$, or $b$ is $\delta>0$.

### 4.4.7 Inf

```
module Ccsl_E_inf:
generic constant SMAX: unsigned;
type Signed_t = unsigned SMAX>;
port c_A: mirror C_Clock_Intf;
port c_B: mirror C_Clock_Intf;
port c_O: C_Clock_Intf;
signal Delta`:value Signed_t init 0 in
    abort
        sustain {
            // changes in internal state
            ?Delta <= sat }<\mathrm{ SMAX }>(\mathrm{ pre(?Delta)+1) if
                c_A.presence and not c_B.presence,
            ?D\overline{elta <= sat}<\mathrm{ SMAX (pre(? Delta)-1) if}
                c_B.presence and not c_A.presence,
            // ticks
            c_O.alive,
            c_O.presence if (pre(?Delta) > 0) and c_A.presence,
            c_O.presence if (pre(?Delta) < 0) and c_B.presence,
            c_O.presence if (pre(?Delta) = 0) and (\overline{c_A.presence or c_B.presence)}
        }
    when immediate not (c_A.alive or c_B.alive)
end signal
end module
```

The inf expression dies when both input clocks die.

### 4.4.8 Upto

```
module Ccsl_E_upto:
port c_A: \overline{mirror C_Clock_Intf;}
port c_B: mirror C_- Clock_Intf;
port c_O: C_Clock_Intf;
if c_A.alive then
    abort
        sustain {
            c_O.alive,
            c_O.presence if c_A.presence
        }
        when c_B.presence or not c_A.alive
```

```
end if
1 3 ~ e n d ~ m o d u l e
```

The upto expression dies when $b$ ticks or $a$ dies.

```
4.4.9 Await
    module Ccsl_E_await:
    generic constant N: unsigned;
    port c_A: mirror C_Clock_Intf;
    port c_B: mirror C_Clock_Intf;
    port c_O: C_Clock_Intf;
if c_A.alive then
    abort
            abort
            sustain c_O.alive
            when N c_A.presence;
            emit c_O.presence
            // then die
        when not c_A.alive
end if
end module
```

The await expression dies after $n$ ticks of $a$ or when $a$ dies.

### 4.4.10 Sample

```
module Ccsl_E_sample:
extends Ccsl_Types;
constant KIND: Ccsl_Strictness_Kind;
port c_A: mirror C_Clock_Intf;
port c_B: mirror C_-Clock_Intf;
port c_O: C_Clock_Intf;
if c_A.alive and c_B.alive then
    sig}n=\mp@code{Bw: value bool init '0 in
        abort
            sustain {
                c_O.alive,
                // internal state management
                ?Bw <= '1 if c_A.presence and
                    (
                        (KIND = STRICT) or
                        ((KIND = NONSTRICT) and not c_B.presence)
                    ),
                ?Bw <= '0 if c_B.presence and
                    (
                    ((KIND = STRICT ) and not c_A.presence)
```

```
            or (KIND = NONSTRICT)
            ),
        // tick
        c_O. presence if c_B. presence and
            pre(?Bw) or
            ((KIND = NONSTRICT) and c_A.presence)
        )
        }
        when not (c_B.alive and (pre(?Bw) or c_A.alive))
    end signal
end if
end module
```

The sample expression dies when $b$ dies or when $a$ is dead and the schedule ( Bw ) is empty.

### 4.4.11 Defer

```
module Ccsl_E_defer:
generic constant DELAYMAX: unsigned;
type T = unsigned \DELAYMAX;;
type Bv_t = bool[DELAYMAX];
port c_A: mirror C_Clock_Intf;
port c_B: mirror C_Clock_Intf;
port c_O: C_Clock_Intf;
input \overline{N}: T;
constant Bw0: Bv_t = resize('b0,DELAYMAX);
if c_A.alive and c_B.alive then
    signal Bw: value Bv_t init '0, Update: value Bv_t in
        abort
            sustain {
                c_O.alive,
                // internal state management
            ?Update <= u2onehot(?N-1,DELAYMAX) if c_A.presence,
            ?Bw}<=(\mathrm{ pre(?Bw) >> 1) if c_B.presence and
                    not c_A.presence,
            ?Bw}<=-((\mathrm{ pre(?Bw) >> 1) [or] ?Update) if
                    c_A.presence and c_B.presence,
            ?Bw <= (pre(?Bw) [or] ?Update) if
                c_A.presence and not c_B.presence,
                // tick
                c_O.presence if c_B.presence and pre(?Bw[0])
            }
        when not (c_B.alive and ((pre(?Bw) = Bw0) or c_A.alive))
```

```
    end signal
end if
end module
4.4.12 Filter
interface Ccsl_E_filteredBy_Intf:
    generic constant SIZE: unsigned;
    type Bv_t = bool[SIZE];
    input Bw: value Bv_t;
    port c_Super: mirror C_Clock_Intf;
    port c_Sub: C_Clock_Intf;
end interface
module Ccsl_E_Pref_filter:
generic constant PREF_SIZE: unsigned;
extends Ccsl_E filteredBy_Intf [
    constant PREF_SIZE/SIZE;
    type PREF_Bv_t/Bv_t];
    if c_Super.alive then
    abort
        var SR: PREF_Bv_t := ?Bw in
            trap T in
            sustain c_Sub.alive
                |
                    repeat PREF_SIZE times
                    await c_Super.presence;
                    emit c_Sub.presence if SR[0];
                    SR := \overline{SR >> 1}
                    end repeat;
                exit T
            end trap
        end var
    when not c_Super.alive
end if
end module
module Ccsl_E_Per_filter:
generic constant PER_SIZE: unsigned;
extends Ccsl_E_filteredBy_Intf [
    constant PER_SIZE/SIZE;
    type PER_Bv_t/Bv_t];
    if c_Super.alive then
    abort
```

```
    var SR: PER_Bv_t := ?Bw, Carry:bool in
        sustain c_Sub.alive
        |
            loop
                await c_Super.presence;
                Carry := SR[0];
                emit c_Sub.presence if Carry;
                SR := SR >> 1;
                SR[PER_SIZE-1] := Carry
            end loop
        end var
    when not c_Super.alive
end if
end module
module Ccsl_E_filter:
generic constant PREF_SIZE: unsigned;
generic constant PER_SIZE: unsigned;
extends data Ccsl_E_filteredBy_Intf [
    constant PREF_SIZE/SIZE;
    type Pref_Bv_t/Bv_t];
extends data Ccsl_E_filteredBy_Intf [
    constant PER_SIZE/\overline{SIZE;}
    type Per_Bv_t/Bv_t];
input Pref: value Pref_Bv_t;
input Per: value Per_\overline{Bv}_t;
port c_Super: mirror C_Clock_Intf;
port c_Sub: C_Clock_Intf;
abort
    // prefix
    run Ccsl_E_Pref_filter [signal Pref/Bw];
    // period
    run Ccsl_E_Per_filter [signal Per/Bw]
when not c_Super.alive
end module
```

The filter expression dies when the super clock dies or if the period is empty when the prefix terminates.

### 4.5 Extended observers

This sub-section shows how the library of Esterel modules can be extended. We have chosen to illustrate this capability with the by-packet-relations. These relations are useful in Digital Signal Processing applications (e.g., see the signal filtering described in [5]). The principle is to consider "packets" of ticks, instead of individual ticks. The size of the packets is a constant.

Figure 30 represents the strict by-packet alternation where the ticks of $a$ are grouped together by $\alpha=4$, and the ticks of $b$ by $\beta=3$. This is symbolically written $a / \alpha \sim \sim b / \beta$ and read "a by $\alpha$ strictly alternates with b by $\beta$.


Figure 30: Example of strict by-packet alternation relation.
To deal with the by-packet relations, we introduce two auxiliary clock expressions: firstBy and lastBy. The associated firstBy generator ticks at the first instant of each packet, whereas the lastBy generator ticks at the last instant of each packet. Equations 43 and 44 specify these clock expressions.

$$
\begin{align*}
& \left(\forall k \in \mathbb{N}^{\star}\right)(a . \text { firstBy }(\alpha)[k] \equiv a[(k-1) \alpha+1])  \tag{43}\\
& \left(\forall k \in \mathbb{N}^{\star}\right)(a . \text { lastBy }(\alpha)[k] \equiv a[k \alpha]) \tag{44}
\end{align*}
$$

They can be seen as special cases of filtering (Eqs 45 and 46):

$$
\begin{align*}
(a . \text { firstBy }(\alpha)) & =\left(a \nabla\left(1.0^{\alpha-1}\right)^{\omega}\right)  \tag{45}\\
(a . \text { lastBy }(\alpha)) & =\left(a \nabla\left(0^{\alpha-1} .1\right)^{\omega}\right) \tag{46}
\end{align*}
$$

The Esterel modules (sub-section 4.5.1) implement these generators.

### 4.5.1 By-packet generators

```
module Ccsl_E_firstBy:
port c_Super: mirror C_Clock_Intf;
port c_Sub: C_Clock_Intf;
```

```
constant SIZE: unsigned;
if c_Super.alive then
    //assert posSIZE = (SIZE > 0);
    abort
        sustain c_Sub.alive
    |
        if static SIZE = 1 then
            sustain c_Sub.presence if c_Super.presence
        else
            await immediate c_Super.presence;
            emit c_Sub.presence;
            every S
                emit c_Sub.presence
            end every
        end if
    when not c_Super.alive
end if
end module
module Ccsl_E_lastBy:
port c_Super : mirror C_Clock_Intf;
port c_Sub: C_Clock_Intf;
constant SIZE: unsigned;
if c_Super.alive then
    //assert posSIZE = (SIZE > 0);
    abort
        sustain c_Sub.alive
    |
        if static SIZE = 1 then
            sustain c_Sub.presence if c_Super.presence
        else
            await immediate c_Super.presence;
            await (SIZE-1) c_Super.presence;
            loop
                emit c_Sub.presence
            each SIZE c_Super.presence
        end if
    when not c_Super.alive
end if
end module
```


### 4.5.2 By-packet alternation



Figure 31: Strict by-packet alternation instant ordering.
Consider relation $a / \alpha \sim b / \beta$. Let $a f \triangleq a$. firstBy $(\alpha)$ and $a l \triangleq a$. lastBy $(\alpha) . b f$ and $b l$ are defined in a similar way. Referring to figure 31 the following relations hold:

$$
\begin{gather*}
a f \precsim a l  \tag{47}\\
a l \precsim b f  \tag{48}\\
b f \text { } \preccurlyeq b l  \tag{49}\\
b l \precsim a f \$ 1 \tag{50}
\end{gather*}
$$

Relations 47 and 49 are trivially true because of the total ordering over the instants of a clock. We used the non strict precedence instead of the strict one to cover the case of a packet of size 1 (in which case the first and last instants of a packet are coincident). From these relations we deduce that al strictly alternates with bf (equation 51) and af strictly alternates with bl (equation 52).



Conversely, assuming $a f \underset{\sim}{\sim_{=}}$al, bf $\sim_{=} b l$, al $\sim b f$, and $a f \sim b l$, we get equations 47550 So, $a / \alpha \sim \sim / \beta$ is equivalent to the conjunction of the four relations: $a f \sim \sim=a l$, al $\sim b f, b f \sim \sim=b l$, and $a f \quad \sim b l$. The implementation of the corresponding observer is made by instantiating the previously given Esterel module (Ccsl_R_alternates, on page 32). For the sake of efficiency, the four modules can be combined into one that implements the synchronous product of the associated FSM. Figure 41 on page 56 in Annex B. 3 is the resulting FSM.

Like alternation, the by-packet alternation has four variants:

$$
\begin{align*}
& a / \alpha \sim b / \beta \Leftrightarrow(a f \underset{\sim}{\sim} a l)|(a l \sim b f)|\left(b f \sim_{\sim}^{\sim} b l\right) \mid(a f \sim b l)  \tag{53}\\
& a / \alpha \sim_{=} b / \beta \Leftrightarrow\left(a f \underset{\sim}{\sim_{=}} a l\right)|(a l \sqrt[\sim_{=}]{ } b f)|\left(b f \sim_{\sim}^{\sim_{=}} b l\right) \mid(a f \sim b l)  \tag{54}\\
& a / \alpha \square=\sim b / \beta \Leftrightarrow\left(a f \square \sim_{=}^{\sim} a l\right)|(a l \square \sim b)|\left(b f \square \sim_{\sim}^{\sim} b l\right) \mid(a f \square=\sim b l) \tag{55}
\end{align*}
$$

The corresponding FSMs are provided in Annex B.3.

### 4.5.3 By-packet synchronization

The extension of synchronization to by-packet synchronization follows the same approach as for alternation. We just give an illustration of strict by-packet synchronization (figure 32 ).


Figure 32: Example of strict by-packet synchronization relation.
Consider relation $a / \alpha \bowtie b / \beta$. Let $a f \triangleq a$. firstBy $(\alpha)$ and $a l \triangleq a$. lastBy $(\alpha)$. bf and $b l$ are defined in a similar way. The following relations hold:


Remind that $a \bowtie b=(a \preceq b \$ 1) \mid(b \preceq a \$ 1)$. From equations 57 to 60 we deduce $a f \bowtie b f(\mathrm{Eq} 61)$ and al $\bowtie b l(\mathrm{Eq} 62)$.



Hence, $a / \alpha \triangle b / \beta$ is the conjunction of four relations: af $\sim_{=} a l$, af $\bowtie b f$, $b f \sim_{=} b l$, and $a l \bowtie b l$. The implementation of the corresponding observer is made by instantiating the Esterel modules Ccsl_R_alternates and Ccsl_R_synchronizes. The three other variants of the by-packet synchronization are left as exercises for the reader.

## 5 Future work

The continuation of this work is twofold-to consolidate the semantics of CCSL, and to apply the CCSL observer techniques to other languages.

## Semantics

In section 2 we have given mathematical characterizations of CCSL relations and expressions. On the other hand, in section 3 we started with the structural operation semantics of CCSL, which has been introduced in a previous report [3], to determine the violation conditions of cCSL constraints. The formal link between the first (denotational) semantics and the second (operational) semantics of cCSL is still to be established.

The concepts of birth and death of a clock have also to be formally introduced in both semantics. The operational semantics has a form of death through its rewriting rules (when
an expression is rewritten as $\mathbf{0}$ ). However the propagation of death through constraints, which is effectively used in several modules of section 4 has not been formally specified yet.

A third necessary improvement in CCSL is the introduction of local clock constraints. The relation tight subclocking on page 7 and the expression As from on page 13 were not defined in the original operational semantics. They have been introduced to open the way to local clock constraints.

## Libraries for observers

Section 3 has explained how to build CCSL observers, generators, and adaptors for any CCSL constraints. A comprehensive library of Esterel modules has been provided in section 4. Esterel relies on the perfect synchrony hypothesis. As a consequence, this language has a well-defined notion of instant, and at each reaction, any signal has a unique status. This is not the case with non-strictly synchronous languages. Languages with micro-step semantics, like VHDL or systemC, have a notion of (simulation) instant, but an instant may consist of several " $\delta$-cycles". The status of a signal may differ at two $\delta$-cycles of the same simulation instant. This may lead to false-violations. So, $\delta$-delay insensitive observers and generators must be implemented. Such a library for CCSL observers/generators in VHDL will be released soon.

## References

[1] OMG. UML Profile for MARTE, v1.0. Object Management Group, November 2009. Document number: formal/2009-11-02.
[2] C. André, F. Mallet, and R. de Simone. Modeling time(s). In G. Engels, B. Opdyke, D. C. Schmidt, and F. Weil, editors, MoDELS, volume 4735 of Lecture Notes in Computer Science, pages 559-573. Springer, 2007.
[3] Charles André. Syntax and semantics of the clock constraint specification language (CCSL). Research Report 6925, INRIA, 052009.
[4] Frédéric Mallet, Marie-Agnès Peraldi-Frati, and Charles André. Marte CCSL to execute East-ADL timing requirements. In ISORC [18, pages 249-253.
[5] Charles André and Frédéric Mallet. Specification and verification of time requirements with CCSL and esterel. In LCTES, pages 167-176. ACM, June 2009.
[6] F. Boussinot and R. De Simone. The esterel language. Proceeding of the IEEE, 79(9):1293-1304, September 1991.
[7] Gérard Berry. The Esterel Language Primer, version v5_ 91. Ecole des Mines de Paris, CMA, INRIA, July 2000.
[8] N. Halbwachs. Synchronous Programming of Reactive Systems. Kluwer Academic Publishers, Amsterdam, 1993.
[9] A. Benveniste, P. Caspi, S. Edwards, N. Halbwachs, P. Le Guernic, and R. de Simone. The synchronous languages twelve years later. Proceedings of the IEEE, 91(1):64-83, 2003.
[10] Nicolas Halbwachs, Fabienne Lagnier, and Pascal Raymond. Synchronous observers and the verification of reactive systems. In AMAST '93: Proceedings of the Third International Conference on Methodology and Software Technology, pages 83-96, London, UK, 1994. Springer-Verlag.
[11] Leslie Lamport. Time, clocks, and the ordering of events in a distributed system. Commun. ACM, 21(7):558-565, 1978.
[12] A. Benveniste and G. Berry. The synchronous approach to reactive and real-time systems. Proceeding of the IEEE, 79(9):1270-1282, September 1991.
[13] C. André, F. Mallet, and M.-A. Peraldi-Frati. A multiform time approach to realtime system modeling: Application to an automotive system. In Universidade Nova de Lisboa, editor, Int. Symp. on Industrial Embedded Systems, pages 234-241, Lisboa, Portugal, July 2007. IEEE.
[14] Frédéric Mallet and Charles André. On the semantics of UML/marte clock constraints. In ISORC [18], pages 305-312.
[15] Charles André and Frédéric Mallet. Clock constraint specification language in UML/MARTE CCSL. Research Report 6540, INRIA, 052008.
[16] Charles André and Frédéric Mallet. Modèles de contraintes temporelles pour systèmes polychrones. JESA, 43(7-8-9):725-739, 2009.
[17] W. Reisig. Petri nets: an introduction. Monograph on Theoretical Computer Science. Springer-Verlag, Berlin, 1985.
[18] IEEE. 12th IEEE Int. Symp. on Object-Oriented Real-Time Distributed Computing (ISORC 2009). IEEE Computer Society, March 2009.

## A Binary Words

## A. 1 Finite/infinite binary words

Definition A. 1 (Set of bit values). $\mathbb{B}=\{0,1\}$.
Definition A. 2 (Finite binary word). A finite binary word is a word of $(0+1)^{*}$.
Definition A. 3 (Infinite binary word). An infinite binary word is a word of $(0+1)^{\omega}$.
Definition A. 4 (Periodic binary word). A periodic binary word is an infinite binary word defined by the following grammar:

$$
\begin{align*}
w & ::=u(v)^{\omega} \\
u & :=\varepsilon|0| 1|0 \bullet u| 1 \bullet u  \tag{63}\\
v & ::=0|1| 0 \bullet v \mid 1 \bullet v
\end{align*}
$$

$u$ is called the prefix of $w, v$ is the period of $w$, and $(v)^{\omega}=\lim _{n} v^{n}$ denotes the infinite repetition of $v . \varepsilon$ is the empty binary word. In order to avoid confusion between parentheses denoting periodic binary words and usual parentheses, the former are colored red. The associated $\omega$ symbol is also red.

For convenience, we adopt a power notion for repeated bits:

$$
\begin{align*}
b^{n} & =b \bullet b^{n-1} \quad\left(b \in \mathbb{B}, n \in \mathbb{N}^{\star}\right) \\
b^{0} & \triangleq \varepsilon \tag{64}
\end{align*}
$$

A periodic binary word with an empty prefix is called a strictly periodic binary word $\left(w=(v)^{\omega}\right)$.

A periodic binary word has infinitely many representations:

$$
\begin{equation*}
\text { Let } b \in \mathbb{B}, u, v \in \mathbb{B}^{*}, u \bullet b(v \bullet b)^{\omega}=u(b \bullet v)^{\omega} \tag{65}
\end{equation*}
$$

Notation A. 1 (Length of a binary word). $|w|$ denotes the length of the binary word $w$.
Notation A.2. $|w|_{b}$ denotes the number of bits set to $b \in \mathbb{B}$ in the binary word $w$.
Notation A.3. $w[k]$ denotes the $k^{\text {th }}$ bit of the binary word $w$.
Notation A.4. $w[k . . l]$ denotes the (sub) binary word from $w$ starting at the $k^{\text {th }}$ bit upto the $l^{\text {th }}$ bit included.
Notation A.5. $w[k .$.$] denotes the (sub) binary word from w$ starting at the $k^{\text {th }}$ bit. Possibly infinite.

## A. 2 Operations on binary words

Definition A.5 (Number of 1 upto $k$ ). $w \downarrow k$ denotes the number of 1 upto the $k^{\text {th }}$ bit included in the binary word $w$.

$$
\begin{equation*}
w \downarrow k \triangleq|w[1 . . k]|_{1} \tag{66}
\end{equation*}
$$

Let $k \in \mathbb{N}^{\star}, b \in \mathbb{B}, w$ a binary word

$$
\begin{align*}
& w \downarrow 0 \triangleq 0  \tag{67}\\
& b \bullet w \downarrow k=b+(w \downarrow(k-1))
\end{align*}
$$

Definition A. 6 (Index of the $k^{\text {th }}$ one). $w \uparrow k$ denotes the index of the $k^{\text {th }}$ one in the binary word $w$.

$$
\begin{equation*}
w \uparrow k \triangleq j \in \mathbb{N}^{\star} \text { such that } w[j]=1 \wedge(w \downarrow j=k) \tag{68}
\end{equation*}
$$

Let $k \in \mathbb{N}^{\star}, w$ a binary word

$$
\begin{align*}
& w \uparrow 0 \triangleq 0 \\
& w \uparrow k \triangleq \omega \text { if }|w|_{1}<k  \tag{69}\\
& (1 \bullet w) \uparrow k=1+w \uparrow(k-1) \\
& (0 \bullet w) \uparrow k=1+w \uparrow k
\end{align*}
$$

Definition A. 7 (Binary word composition). For any two binary words $w_{1}$ and $w_{2}$, the binary word composition (o operator) is defined as follows:

$$
\begin{align*}
\left(0 \bullet w_{1}\right) \circ w_{2} & =0 \bullet\left(w_{1} \circ w_{2}\right) \\
\left(1 \bullet w_{1}\right) \circ\left(b \bullet w_{2}\right) & =b \bullet\left(w_{1} \circ w_{2}\right)(\text { for } b \in \mathbb{B}) \\
\left(0 \bullet w_{1}\right) \circ \varepsilon & =0 \bullet\left(w_{1} \circ \varepsilon\right)  \tag{70}\\
\left(1 \bullet w_{1}\right) \circ \varepsilon & =\varepsilon \\
\varepsilon \circ w_{2} & =\varepsilon
\end{align*}
$$

Properties:

$$
\begin{equation*}
\left|w_{1} \circ w_{2}\right|=\min \left\{\left|w_{1}\right|, w_{1} \uparrow\left(\left|w_{2}\right|+1\right)-1\right\} \tag{71}
\end{equation*}
$$

Definition A. 8 (Binary word union). For any two binary words $w_{1}$ and $w_{2}$, the binary word addition (+ operator) is defined as follows:

$$
\begin{align*}
\left(b_{1} \bullet w_{1}\right)+\left(b_{2} \bullet w_{2}\right) & =\left(b_{1} \text { or } b_{2}\right) \bullet\left(w_{1}+w_{2}\right) \\
\varepsilon+w & =w  \tag{72}\\
w+\varepsilon & =w \\
\varepsilon+\varepsilon & =\varepsilon
\end{align*}
$$

Definition A. 9 (Binary word shift left). For any binary word $w$, the binary word shift left ( $\ll$ operator) is defined as follows:

$$
\begin{align*}
\varepsilon & \ll 1=\varepsilon \\
(b . w) & \ll 1=w \tag{73}
\end{align*}
$$

## B Observer specifications

The detection of a violation by an observer is considered as an error, and the analysis is stopped. So, there is no need for the violation state; emitting the output signal V is sufficient. In the FSM given in this annex, the sink state has been removed, and for each violation transition, its source and target states are the same. A further simplification consists in removing any transition having the same source and target state, but not emitting the violation signal. For instance in figure 34 the transition from S 0 to itself, and labeled by a.b has been omitted.

For all state machines contained in this section, all non explicit variable expressions trigger a loop transition (same source and target state).

## B. 1 Alternation

## Strict alternation



Figure 33: FSM detecting the violation of the strict alternation relation.

## Right non strict alternation



$$
\left(k \in \mathbb{N}^{*}\right) a[k] \preccurlyeq b[k] \prec a[k+1] \text { (rnsalt) }
$$

Figure 34: FSM detecting the violation of the right non strict alternation relation.

Left non strict alternation


Figure 35: FSM detecting the violation of the left non strict alternation relation.

## Non strict alternation



Figure 36: FSM detecting the violation of the non strict alternation relation.

## B. 2 Synchronization

## Strict synchronization



$$
\left(k \in \mathbb{N}^{*}\right)(a[k] \prec b[k+1]) \wedge(b[k] \prec a[k+1])
$$

Figure 37: FSM detecting the violation of the strict synchronization relation.

## Right non strict synchronization



Figure 38: FSM detecting the violation of the right non strict synchronization relation.

## Left non strict synchronization



Figure 39: FSM detecting the violation of the left non strict synchronization relation.

## Non strict synchronization



Figure 40: FSM detecting the violation of the non strict synchronization relation.

## B. 3 By-packet Alternation

## Strict alternation



Figure 41: FSM detecting the violation of the by-packet strict alternation relation.

## Right non strict alternation



Figure 42: FSM detecting the violation of the by-packet right non strict alternation relation.

## Left non strict alternation



Figure 43: FSM detecting the violation of the by-packet left non strict alternation relation.

## Non trict alternation



Figure 44: FSM detecting the violation of the by-packet non strict alternation relation.

## Contents

$\begin{array}{ll}1 \text { Introduction } & 3\end{array}$
2 Clock Constraint Specification Language 4
2.1 Multiform logical time . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
2.2 Clocks . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 4
2.3 Clock constraints . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
2.4 Clock relations . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 6
2.5 Clock expressions . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 11

3 Observers 19
3.1 Verification by observers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 19
3.2 Principle of the implementation . . . . . . . . . . . . . . . . . . . . . . . . . . 20
3.3 Observers of clock relations . . . . . . . . . . . . . . . . . . . . . . . . . . . . 22
3.4 Generators for clock expressions. . . . . . . . . . . . . . . . . . . . . . . . . . 25
3.5 Adaptors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 27

4 Esterel implementation 28
4.1 Data and interface units . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
4.2 Adaptors . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 28
4.3 Observers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 29
4.4 Generators . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 35
4.5 Extended observers . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 43

5 Future work 47

| B Binary Words | 50 |
| :--- | :--- |

A. 1 Finite/infinite binary words . . . . . . . . . . . . . . . . . . . . . . . . . . . . 50
A. 2 Operations on binary words . . . . . . . . . . . . . . . . . . . . . . . . . . . . 51

B Observer specifications 52
B. 1 Alternation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 52
B. 2 Synchronization. . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 54
B. 3 By-packet Alternation . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 56

Unité de recherche INRIA Sophia Antipolis 2004, route des Lucioles - BP 93-06902 Sophia Antipolis Cedex (France)

Unité de recherche INRIA Futurs : Parc Club Orsay Université - ZAC des Vignes
4, rue Jacques Monod - 91893 ORSAY Cedex (France)
Unité de recherche INRIA Lorraine : LORIA, Technopôle de Nancy-Brabois - Campus scientifique 615, rue du Jardin Botanique - BP 101-54602 Villers-lès-Nancy Cedex (France)
Unité de recherche INRIA Rennes : IRISA, Campus universitaire de Beaulieu - 35042 Rennes Cedex (France)
Unité de recherche INRIA Rhône-Alpes : 655, avenue de l'Europe - 38334 Montbonnot Saint-Ismier (France) Unité de recherche INRIA Rocquencourt : Domaine de Voluceau - Rocquencourt - BP 105-78153 Le Chesnay Cedex (France)

## Éditeur

INRIA - Domaine de Voluceau - Rocquencourt, BP 105-78153 Le Chesnay Cedex (France)
http://www.inria.fr


[^0]:    * Université de Nice Sophia Antipolis

[^1]:    ${ }^{1}$ http://www-sop.inria.fr/aoste/dev/time_square
    ${ }^{2}$ "A clock fires" or "a clock ticks" are two equivalent expressions equally used in this report.

[^2]:    ${ }^{3}$ Here, object has not the restrictive meaning given by object languages. An object can be a variable (e.g., in C), a signal (e.g., Esterel, Vhdl), etc.

