

# **Fences in Weak Memory Models**

Alglave Jade, Luc Maranget

# **To cite this version:**

Alglave Jade, Luc Maranget. Fences in Weak Memory Models. [Research Report] RR-7010, INRIA. 2009. inria-00408568

# **HAL Id: inria-00408568 <https://inria.hal.science/inria-00408568v1>**

Submitted on 3 Aug 2009

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



INSTITUT NATIONAL DE RECHERCHE EN INFORMATIQUE ET EN AUTOMATIQUE

# *Fences in Weak Memory Models*

Jade Alglave — Luc Maranget

# **N° 7010**

Juillet 2009



ISSN 0249-6399 ISRN INRIA/RR--7010--FR+ENG ISSN 0249-6399 ISRN INRIA/RR--7010--FR+ENG



**INSTITUT NATIONAL** 

DE RECHERCHE EN INFORMATIQUE ET EN AUTOMATIQUE

# Fen
es in Weak Memory Models

Jade Alglave , Lu Maranget

Thème : Équipe-Pro jet Mos
ova

Rapport de recherche  $n^2 7010 -$  Juillet 2009  $- 39$  $- 39$  pages

Abstract: We present here an axiomatic framework, implemented in the Coq proof assistant, for defining weak memory models in terms of several parameters: local reorderings of reads and writes, and visibility of inter and intra processor communications through memory. In this context, we provide formal definition of weak memory models indu
ed by ar
hite
tures, illustrated by denitions of SC and Sparc TSO. Moreover, we define a comparison over architectures, an architecture  $A_1$  being weaker than another one  $A_2$  when  $A_1$  allows more behaviours than  $A_2$ . In addition, we provide a characterisation of behaviours allowed by  $A_1$  which are also valid on  $A_2$ . By that means, we provide a simple characterisation of SC and TSO behaviours on any weaker architecture. We also provide an abstra
t notion of what should be the a
tion and pla
ement of fen
es to restore a given model from a weaker one.

Key-words: Weak Memory Models, Fen
es

Centre de recherche INRIA Paris – Rocquencourt Domaine de Voluceau, Rocquencourt, BP 105, 78153 Le Chesnay Cedex Téléphone : +33 1 39 63 55 11 — Télécopie : +33 1 39 63 53 30

# Une étude de l'action des barrières au sein de modèles de mémoire relâ
hés

Résumé : Nous proposons un environnement générique, implémenté au sein de l'assistant de preuve Coq, pour dénir des modèles de mémoire relâ
hés en fonction de plusieurs paramètres: réordonnancements de lectures et écritures, et visibilités des communications via la mémoire. Dans ce contexte, nous fournissons une dénition formelle d'un modèle de mémoire induit par une ar
hite
 ture, que nous illustrons par les définitions de SC et Sparc TSO. Par ailleurs, nous définissons une notion de comparaison de deux architectures, une architecture  $A_1$  étant considérée plus faible qu'une architecture  $A_2$  si  $A_1$  autorise plus de omportements que A<sup>2</sup> . De plus, nous fournissons une ara
térisation des comportements autorisés par  $A_1$  qui sont également valides au sein de  $A_2$ , e qui nous permet de donner une ara
térisation simple de SC et TSO sur des ar
hite
tures plus faibles. Nous fournissons également une formalisation du pouvoir et du pla
ement des barrières mémoires pour restaurer un modèle donné depuis un modèle plus faible.

Motslés : Modèles de mémoires relâ
hés, Barrières

# Contents



#### <span id="page-6-0"></span>1 **Introduction**

Memory models are what des
ribe and onstrain the behaviour of a program running on a multipro
essor. That said, understanding what a program would do on such a machine requires a precise definition of the memory model induced by the ma
hine, that is, the underlying memory system and the behaviour of the processors involved. Previous studies  $[14, 18]$  $[14, 18]$  have discussed the need for a rigorous definition of weak memory models, which some of the public documentations [\[3,](#page-40-1) 4] lack. We provide here a generic and axiomatic framework to precisely define a memory model in terms of several parameters and test it against real hardware.

Let us consider a *shared-memory multiprocessor* system, that consists of several *processors* writing to or reading from a common *shared memory*. We will discuss here what representation of memory and processor behaviour we consider.

Representation of memory One representation of a shared memory could be a single memory on whi
h several pro
essors operate simultaneously, all their writes being commited to memory as soon as they are issued. Thus, one can onsider the onne
tion between pro
essors and memory as dire
t: as soon as one pro
essor writes to memory, the value written overwrites the previous value and is immediately available to all processors. This property, called *store atomicity*, has been examined and advocated as valuable  $[16, 8, 11]$  $[16, 8, 11]$  $[16, 8, 11]$  $[16, 8, 11]$  as it provides the guarantee that a
tions on su
h a memory are serialisable, whi
h leads to a rather understandable memory model. However, it is not guaranteed on several real architectures  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$ . They indeed relax the store atomicity constraint, which means a write is not available to all processors at once. For example a write is at first initiated by a given processor, then committed to a cache, and finally to memory. This last step is sometimes called *globally performed* [15]. Even without assuming writes to be committed immediately, we suppose a total order on the globally performed writes to the same location, a property sometimes called *coherence* [5] that is widely assumed by modern architectures  $[1, 10, 3, 4].$  $[1, 10, 3, 4].$  $[1, 10, 3, 4].$  $[1, 10, 3, 4].$  $[1, 10, 3, 4].$  $[1, 10, 3, 4].$ 

**Processor behaviour** One representation of a processor behaviour could suppose a sequential order, onsistent with the program order, of all the reads and writes events issued by a given processor, as a generalisation of the uniprocessor case. However, modern architectures  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  $[1, 10, 3, 4]$  provide *relaxed memory models* that do not onstrain the way reads and writes are ordered that mu
h. These constraints, or their relaxation, are often gathered behind the term *instruction* reordering  $[8, 11]$  $[8, 11]$ .

### <span id="page-6-1"></span>1.1 An axiomatic generic model

We will precisely define an *architecture* in terms of its ordering and store atomic-ity relaxations at section [2.1.3.](#page-10-0) For example, Sequential Consistency (henceforth  $SC$  [17], supposes writes to be committed to memory as soon as they are issued, and that the program order is maintained between all accesses, thus being the strongest (in a sense that will be defined precisely at section [2.2\)](#page-14-0) memory model. We will illustrate how to instanciate our model to produce SC and Sparc TSO

| $P_0$                           | $P_1$                   |  |
|---------------------------------|-------------------------|--|
| $(a)$ x $\leftarrow$ 1          | $(c)$ y $\leftarrow$ 1  |  |
| $(b)$ r2 $\leftarrow$ y         | $(d)$ r4 $\leftarrow$ x |  |
| i3.<br>$r2 = 0 \wedge r4 = 0$ ? |                         |  |

<span id="page-7-5"></span>Figure 1:  $i_3$  exhibits non-SC behaviour on modern architectures

[1], and show equivalence with the native models, together with characterisation of executions that would be valid on these models.

#### <span id="page-7-0"></span> $1.2$ Study of barriers power

SC provides indeed a rather comfortable programming model, which explains why most architectures provide mechanisms such as barriers and locks, to restore it from a weaker model. However, it is not lear how mu
h power a barrier needs to provide the illusion of  $SC$ , and where to place these constructions in the ode. We examine this question at se
tion [3.1](#page-21-1) from a general point of view: we provide a sufficient condition on barriers to restore a strongest model from a weaker one. Moreover, we refine this condition in some particular yet interesting cases at section [3.2,](#page-22-0) such as  $TSO[1]$ .

## <span id="page-7-1"></span>1.3 Case study: a Power model

Our generic framework, implemented in the Coq proof assistant [12], has two companion tools: memevents, written in OCaml, which is an exact implementation of our axiomati model, and litmus, whi
h runs the same inputs that memevents takes on real hardware.

We provide a serie of tests to instanciate properly our model with respect to a given ma
hine or ar
hite
ture, whi
h allowed us to design a model for a significant fragment of the Power architecture with barriers.

# <span id="page-7-2"></span>2 Des
ription of the model

### <span id="page-7-3"></span>2.1 Axiomatisation

The classical test depicted at fig. [1,](#page-7-5) which can be found in [6] with number  $2.3a$ illustrates the fa
t that we annot use an interleaving semanti
s to reason on exe
utions indu
ed by weak memory models, as its exhibits a non-SC behaviour on some current architectures [\[6,](#page-40-9) 5]. Instead, we reason on relations over read and write events raised by an instru
tion.

#### <span id="page-7-4"></span>2.1.1 Basic objects

An event is an abstraction of a memory access performed during the execution of a multiprocessor program. We note  $\mathfrak E$  the set of events generated by a particular execution. Events are of two kinds: reads and writes, which sets will be depicted by  $\mathfrak{R}$  and  $\mathfrak{W}$ . Henceforth, we will note e for an event, r for a read, and w for a write. An event e will hold its direction  $(R \text{ or } W)$ , its location, given by loc e,



<span id="page-8-2"></span>Figure 2: Event structures for test i3.

its value, given by val e and its processor, given by proc e. We will note  $(a)$  $x \leftarrow v$  for a write to location x with value v labelled (a), and (b)  $r1 \leftarrow y$ , for a read from  $y$  labelled  $(b)$ .

An execution is also characterised by the *program order*  $\stackrel{\text{po}}{\rightarrow}$ , a relation on events that reflects the sequential execution of instructions on a single processor: given two instructions  $i_1$  and  $i_2$  that generate events  $e_1$  and  $e_2$ , having  $e_1 \stackrel{\text{po}}{\rightarrow} e_2$ on events simply means that  $i_1$  precedes  $i_2$  in program order.  $\stackrel{\text{po}}{\rightarrow}$  is a total order amongst the events from the same processor and never relates events from different processors.

We collect these informations into an *event structure*, depicted by  $E$ :

$$
E \triangleq (\mathfrak{E}, \stackrel{\mathrm{po}}{\rightarrow})
$$

Figure [2](#page-8-2) illustrates the event structures associated to the test i3 depicted at g. [1.](#page-7-5)

#### <span id="page-8-0"></span>2.1.2 Execution witnesses

We postulate two relations over events:  $\rightarrow$  and  $\rightarrow$ .

Rf A read-from map, links a read event with the write event that provides its value. We represent the notion by a relation from writes to reads, whi
h is well-formed in the following sense:

$$
\begin{array}{rcl}\n\text{prf} & \triangleq & \{ (w, r) \mid \exists l v, w \in \mathfrak{W}_{l,v} \land r \in \mathfrak{R}_{l,v} \} \\
w f_{r} f & \triangleq & \stackrel{\text{rf}}{\rightarrow} \subseteq^{\text{prf}}_{\neg} \land \forall r, \exists l w, w \stackrel{\text{rf}}{\rightarrow} r\n\end{array}
$$

We gathered first all pairs of writes and reads with same location  $l$  and value  $v$ , which sets are depicted by  $\mathfrak{W}_{l,v}$  and  $\mathfrak{R}_{l,v}$ , and then enforced the uniqueness of read sour
es.

<span id="page-8-1"></span><sup>&</sup>lt;sup>1</sup>When some instructions may perform several memory accesses.  $\frac{p}{\rightarrow}$  should include some of intra-instruction dependencies [18], thus becoming a partial order on events from a same pro
essor.

Ws The *write serialisation* is a total order of the writes to a same location. Thus, we first gather all pairs of writes to the same location, and we require the relation to be a total order on writes to a same location  $l$ , which set will be depicted by  $\mathfrak{W}_l$ :

$$
w f_{ws} \stackrel{\text{pwss}}{\rightarrow} \triangleq \{(w_1, w_2) \mid \exists l, w_1 \in \mathfrak{W}_l \land w_2 \in \mathfrak{W}_l\}
$$
  

$$
w f_{ws} \stackrel{\text{ws}}{\rightarrow} \triangleq \stackrel{\text{wss}}{\rightarrow} \triangle^{\text{pwss}} \land \forall \ell, total \ order \ (\stackrel{\text{ws}}{\rightarrow} \uparrow \mathfrak{W}_\ell) \mathfrak{W}_\ell
$$

The notation  $\stackrel{\text{ws}}{\rightarrow} \upharpoonright \mathfrak{W}_{\ell}$  stands for the restriction of the relation  $\stackrel{\text{ws}}{\rightarrow}$  to the set  $\mathfrak{W}_{\ell}$ , i.e.  $\stackrel{\text{ws}}{\rightarrow} \cap (\mathfrak{W}_{\ell} \times \mathfrak{W}_{\ell}).$ 

Fr From these two relations, we deduce a third one,  $fr:$ 

$$
r \stackrel{\text{fr}}{\rightarrow} w \triangleq \exists w', w' \stackrel{\text{rf}}{\rightarrow} r \wedge w' \stackrel{\text{ws}}{\rightarrow} w
$$
  
\n
$$
\begin{array}{c}\n\text{(rf)} \\
\uparrow \\
\text{(fr)} \\
\text{(ws)} \\
\text{(fr)}\n\end{array}
$$

As we said,  $\stackrel{ws}{\rightarrow}$  orders globally performed writes to the same location; thus, if a write w' is before another write w in  $\stackrel{ws}{\rightarrow}$ , we know that w' is globally – that is, for every processor – before w. Furthermore, if a read r reads from  $w'$ , we consider  $r$  to be globally ordered the following write  $w$ : otherwise, there would be no guarantee r actually read its value from  $w'$ , thus contradicting the  $\stackrel{\text{rf}}{\rightarrow}$ relation between them.

**Execution witnesses** We gather these relations — except  $\frac{11}{2}$  as it can be deduced from the others – into an execution witness, depicted by  $X$ :

$$
X \triangleq (\stackrel{\text{rf}}{\rightarrow}, \stackrel{\text{ws}}{\rightarrow})
$$

Figure [3](#page-10-1) adds  $\stackrel{\leftrightarrow}{\rightarrow}$  and  $\stackrel{\leftrightarrow}{\rightarrow}$  edges to the event structures of figure [2.](#page-8-2) There are no  $\stackrel{\text{ws}}{\rightarrow}$  edges among the (non-initialisation) writes shown. However, we see some  $\stackrel{\leftrightarrow}{\to}$  arrows which follow from the serialization of init stores (which come first in  $\stackrel{ws}{\rightarrow}$  and of stores generated by instructions. For instance, in the leftmost picture, we have  $d \stackrel{\text{H}}{\rightarrow} a$ . Indeed, the load d reads the initial value of location x, which location is overwritten (later!) by the store  $a$ .

We have the associated well formedness predicate  $wf$ , being the conjunction of the predicates for  $\stackrel{\cdots}{\rightarrow}$  and  $\stackrel{\text{ws}}{\rightarrow}$ .

Initial and final states The write serialization provides a natural way to define the initial and final states of an execution:

$$
init X \triangleq \{w \mid \neg(\exists w', w' \stackrel{ws}{\rightarrow} w)\}\
$$
  
final X  $\triangleq \{w \mid \neg(\exists w', w \stackrel{ws}{\rightarrow} w')\}$ 

: We have the state of the state

W

 $1 - r^2$ 

rf po:1 rf



<span id="page-10-1"></span>Figure 3: Execution witnesses for **i3**.

### <span id="page-10-0"></span>2.1.3 Ar
hite
tures

We define here what we consider to be an *architecture*.

Preserved program order We assume a function *ppo*, which gathers all pairs of events that are not to be reordered with respe
t to the program order  $\stackrel{\text{po}}{\rightarrow}$ . Consider for example the test **i3**, depicted at fig. [1:](#page-7-5) the specified outcome would be valid only if writes and reads to different locations could be reordered. Thus, an architecture that would authorise the specified outcome would not

We will note  $\frac{p\bar{p}^6}{\sqrt{p^6}}$  for the relation outputed by this function on a given event structure E, which is to be included in  $\stackrel{\text{po}}{\rightarrow}$ . This relation is to be considered global, that is, all pro
essors must behave with respe
t to the onstraints indu
ed by it.

Globality of relations As stated in the introduction, we consider writes to be non-atomi
, that is, not ne
essarily available to all parts of the memory system at on
e. Thus, the behaviour of all pro
essors must not ne
essarily in
lude the constraints induced by  $\stackrel{\leftrightarrow}{\rightarrow}$  relations. However, we distinguish the constraints induced by internal  $\rightarrow \rightarrow$  relation on a same processor – and external –  $\rightarrow$ from one processor to another. Thus, we split the  $\stackrel{\leftrightarrow}{\to}$  relation into  $\stackrel{\leftrightarrow}{\to}$ , which represents the events in  $\stackrel{\text{in}}{\rightarrow}$  on the same processor, and  $\stackrel{\text{ne}}{\rightarrow}$ , which represents the events in  $\stackrel{\text{1}}{\rightarrow}$  on different processors:

$$
w \stackrel{\text{rfi}}{\rightarrow} r \triangleq w \stackrel{\text{rf}}{\rightarrow} r \land proc \ w = proc \ r
$$

$$
w \stackrel{\text{rfe}}{\rightarrow} r \triangleq w \stackrel{\text{rf}}{\rightarrow} r \land proc \ w \neq proc \ r
$$

Relations induced by the presence of barriers We assume given a function *ab*, which, provided an event structure  $E$  and an execution witness  $X$ , defines the relation over events induced by the presence of a barrier in between  $-\text{in} \overset{\text{po}}{\rightarrow} -\text{two instructions:}$ 

$$
ab: \mathcal{E} \to \mathcal{X} \to r \ln \mathfrak{E}
$$

where  $\mathcal E$  (resp.  $\mathcal X$ ) is the type of event structures (resp. execution witnesses). These informations are what defines for us an architecture, depicted by  $A$ :

Definition 1 (Architecture)

$$
A \triangleq (ppo, int, ext, ab)
$$

#### <span id="page-11-0"></span>2.1.4 Validity of an execution with respect to an architecture

We define here what it means for an execution witness  $X$  to be valid on a given ar
hite
ture A.

Uniprocessor behaviour Some documentations [3] claim that a sole processor is supposed to respect the *sequential execution model*, that is:

the model of program exe
ution in whi
h the pro
essor appears to execute one instruction at a time, completing each instruction before beginning to execute the next instruction

Following Alpha [10], we define the *processor issue order*, depicted by the  $\rightarrow$ relation, as follows:

$$
e_1 \stackrel{\text{pio}}{\rightarrow} e_2 \stackrel{\Delta}{=} e_1 \stackrel{\text{po}}{\rightarrow} e_2 \land loc \ e_1 = loc \ e_2
$$

We call  $\stackrel{\text{no}}{\rightarrow}$  the union of the three relations  $\stackrel{\text{no}}{\rightarrow}$ ,  $\stackrel{\text{ns}}{\rightarrow}$  and  $\stackrel{\text{no}}{\rightarrow}$ .

$$
\xrightarrow{\text{hb}} \triangleq \xrightarrow{\text{rf}} \cup \xrightarrow{\text{ws}} \cup \xrightarrow{\text{fr}}
$$

Notice that  $\stackrel{\text{no}}{\rightarrow}$  is not the proper happens-before relation in the general case, but rather the happens-before of a memory with multi-copy-atomic writes. We define the general happens-before relation in the next section.

To provide our executions the guarantee that they respect the sequential execution model, we require that all the relations  $\stackrel{\leftrightarrow}{\rightarrow}$ ,  $\stackrel{\text{ws}}{\rightarrow}$  and  $\stackrel{\text{th}}{\rightarrow}$  are consistent with the processor issue order, that is:

$$
uniproc \triangleq acyclic \ \left(\stackrel{\text{hb}}{\rightarrow} \cup \stackrel{\text{pio}}{\rightarrow}\right)
$$

Figure [4](#page-12-1) gives an example of an outcome that is forbidden because of *uniproc*.

There are two executions for this outcome, with different write serializations:  $a \stackrel{\text{ws}}{\rightarrow} b$  on the left, and  $b \stackrel{\text{ws}}{\rightarrow} a$  on the right. In former case, we have  $c \stackrel{\text{ns}}{\rightarrow} b$  (by  $a \stackrel{\text{ws}}{\rightarrow} b$  and  $a \stackrel{\text{r}}{\rightarrow} c$ ). Thus, invalidation follows from cycle  $b \stackrel{\text{pro}}{\rightarrow} c \stackrel{\text{r}}{\rightarrow} b$ . In the latter case, the cycle is  $a \stackrel{\text{r}}{\rightarrow} c \stackrel{\text{pio}}{\rightarrow} d \stackrel{\text{r}}{\rightarrow} a$ , the last step following from  $b \stackrel{\text{ws}}{\rightarrow} a$  and  $b \stackrel{\text{in}}{\rightarrow} d.$ 



<span id="page-12-1"></span>Figure 4: Invalid executions by *uniproc*.

All together We call  $\xrightarrow{ghb}$  the union of the relations that are global:

$$
\stackrel{\text{ghb}}{\rightarrow} \triangleq \stackrel{\text{ppo}}{\rightarrow} \cup \stackrel{\text{ws}}{\rightarrow} \cup \stackrel{\text{fr}}{\rightarrow} \cup \stackrel{\text{rf} ?}{\rightarrow} \cup \stackrel{\text{at}}{\rightarrow}
$$

with  $\stackrel{\text{rf}^2}{\rightarrow} \stackrel{\Delta}{=} \stackrel{\text{rf}^2}{\rightarrow} \cup \stackrel{\text{rf}^2}{\rightarrow} \text{where } \stackrel{\text{rf}^2}{\rightarrow} \text{ (resp. } \stackrel{\text{rf}^2}{\rightarrow} \text{) is } \stackrel{\text{rf}}{\rightarrow} \text{ (resp. } \stackrel{\text{rf}^2}{\rightarrow} \text{) if } int \text{ (resp. } ext)$ is true, the empty relation otherwise.

<span id="page-12-2"></span>We can now define what a valid execution is, with respect to an architecture  $A$ :

## Definition 2 (Valid execution)

*A.*valid *E X* 
$$
\stackrel{\Delta}{=}
$$
 *wf* ∧ *uniproc* ∧ *acyclic*  $\stackrel{ghb}{\longrightarrow}$ 

Weak Memory Models Let  $W$  be the type of memory models, defined as follows:

$$
\mathcal{W} \triangleq \mathcal{E} \rightarrow \mathcal{X} \rightarrow \{\top, \bot\}
$$

Thus, we defined a function  $Wmm-\mathcal{A}$  being the type of architectures, which produces a weak memory model induced by  $A$ :

#### Definition 3 (Weak Memory Model)

$$
Wmm \quad : \quad \mathcal{A} \to \mathcal{W}
$$
  
 
$$
Wmm(A) \quad \triangleq \quad \forall \ E \ X, A. valid \ E \ X
$$

Henceforth, we will note  $AWmm$  for  $Wmm(A)$ .

#### <span id="page-12-0"></span>2.1.5 Examples

We will show how to produce a particular model from our generic framework on two classical memory models, Sequential Consistency [17], later on referred to as  $SC$  and  $TSO$  [1], thus illustrating the concepts we used to define our framework. We will show at section 2.3 that these definitions are equivalent to the native ones.

Sequential consistency  $SC$  has been defined by Lamport as follows:

The result of any execution is the same as if the operations of all the pro
essors were exe
uted in some sequential order, and the operations of ea
h individual pro
essor appear in this sequen
e in the order specified by its program. [17]

We give here a formal definition of an  $SC$  execution. We need at first a sequential execution  $\stackrel{\text{ex}}{\rightarrow}$ , that is a total order consistent with the program order:

$$
seq \stackrel{ex}{\rightarrow} \triangleq total \ order \stackrel{ex}{\rightarrow} \mathfrak{E} \wedge \stackrel{po}{\rightarrow} \subseteq \stackrel{ex}{\rightarrow}
$$

We need to highlight the implicit execution model, which states that a read r reads from the most recent write that is before it  $-\text{ in } \stackrel{ex}{\rightarrow}$ . Let us note  $pw_o(r)$ the set of previous writes for r in a partial order *o* to define the  $\stackrel{\text{1}}{\rightarrow}$  relation for an  $SC$  execution – that is, which read reads from which write:

$$
SC.rf \xrightarrow{\text{ex}} \triangleq \{ (w,r) \mid w \xrightarrow{\text{prf}} r \wedge w = \max p w_{\underline{\text{ex}}}(r) \}
$$

Thus a valid *SC* execution will be given by a sequential execution  $\stackrel{\text{ex}}{\rightarrow}$  and the calculation of its induced  $\stackrel{\text{1}}{\rightarrow}$  relation as above.

From such an execution, we can produce an execution witness:

$$
SC.ws \xrightarrow{\text{ex}} \triangleq \{(w_1, w_2) \mid w_1 \xrightarrow{\text{ex}} w_2 \land w_1 \xrightarrow{\text{pws}} w_2)\}
$$
  

$$
SC.wit \xrightarrow{\text{ex}} \triangleq (SC.rf \xrightarrow{\text{ex}} , SC.ws \xrightarrow{\text{ex}} )
$$

We propose here an alternative notion of  $SC$ , which we will show equivalent to the native one in cor. [3:](#page-16-3)

$$
Sc. Arch \triangleq (\stackrel{\text{po}}{\rightarrow} true, true, \stackrel{\text{ab}}{\rightarrow})
$$
  

$$
Sc. Wmm \triangleq Wmm(Sc. Arch)
$$

TSO To design a proper TSO execution, we need to require what the Sparc documentation [1] specifies:

$$
R * \stackrel{\triangle}{=} \{(r, e) \mid r \stackrel{\text{po}}{\to} e\}
$$
  
\n
$$
WW \stackrel{\triangle}{=} \{(w_1, w_2) \mid w_1 \stackrel{\text{po}}{\to} w_2\}
$$
  
\n
$$
ptso \stackrel{\text{ex}}{\to} \stackrel{\triangle}{=} partial order \stackrel{\text{ex}}{\to} \mathfrak{E} \wedge
$$
  
\n
$$
R * \subseteq \stackrel{\text{ex}}{\to} \wedge
$$
  
\n
$$
WW \subseteq \stackrel{\text{ex}}{\to} \wedge
$$
  
\n
$$
\exists \stackrel{\text{tso}, \text{ tso}}{\to}, \stackrel{\text{se}}{\to} \subseteq \stackrel{\text{ex}}{\to} \wedge
$$
  
\n
$$
total order \stackrel{\text{tso}}{\to} \mathfrak{W}
$$

Moreover, we need to highlight the explicit execution model, provided by the  $Val$  axiom in the documentation:

$$
Val(L_a) = Val(\max_{\underline{e}\underline{x}} \{ S_a \mid S_a \xrightarrow{\underline{ex}} L_a \vee S_a \xrightarrow{\underline{po}} L_a \})
$$

which states that a read  $r$  reads from the most recent write that is before it  $\lim_{n \to \infty} \frac{\mu}{n} \to \infty$ . Thus we define the  $\frac{\mu}{n}$  relation for a TSO execution – that is, which read reads from whi
h write:

$$
TSO.rf \stackrel{\text{ex}}{\rightarrow} \triangleq \{(w,r) \mid w \stackrel{\text{prf}}{\rightarrow} r \land w = \max(pw_{(\stackrel{\text{ex}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow})}(r))\}
$$

As in the *SC* case, we produce an execution witness:

$$
\begin{array}{ccc}\nTSO.ws & \stackrel{\text{ex}}{\rightarrow} & \stackrel{\triangle}{=} & \{(w_1, w_2) \mid w_1 \stackrel{\text{pws}}{\rightarrow} w_2 \land w_1 \stackrel{\text{ex}}{\rightarrow} w_2\} \\
TSO.wit \stackrel{\text{ex}}{\rightarrow} & \stackrel{\triangle}{=} & (TSO.rf \stackrel{\text{ex}}{\rightarrow}, TSO.ws \stackrel{\text{ex}}{\rightarrow})\n\end{array}
$$

We propose here an alternative notion of  $TSO$ , which we will show equivalent to the native one in cor. [4:](#page-16-4)

$$
ppo\_tso \triangleq R * \cup WW
$$
  
\n
$$
Tso.Arch \triangleq (ppo\_tso, false, true, ab)
$$
  
\n
$$
Tso. Wmm \triangleq Wmm(Tso. Arch)
$$

The  $\stackrel{\text{ppo}}{\rightarrow}$  is quite clear from the documentation. The Val axiom indicates that the internal  $\stackrel{\leftrightarrow}{\rightarrow}$  are not included in  $\stackrel{\epsilon}{\rightarrow}$ , whereas the external are, as the write from which a read reads is the max of its previous writes in  $\stackrel{ex}{\rightarrow}$ . Thus we consider  $\stackrel{\text{ref}}{\rightarrow}$  to be global, whereas  $\stackrel{\text{in}}{\rightarrow}$  are not.

#### <span id="page-14-0"></span> $2.2$ Comparison of architectures

From our definition of architecture arises a very simple notion of comparison; we define the predicate weaker among architectures as follows:

## Definition 4 (Weaker)

 $A_1 \leq A_2 \triangleq ppo_1 \subseteq ppo_2 \wedge$  $int_1 \rightarrow int_2 \wedge ext_1 \rightarrow ext_2 \wedge$  $ab_1 \subseteq ab_2$ 

<span id="page-14-1"></span>Theorem 1 (Validity is decreasing)

$$
\forall A_1 A_2, A_1 \le A_2 \Rightarrow
$$

$$
\forall EX, A_2. valid \ E \ X \to A_1. valid \ E \ X
$$

PROOF[in Coq] From  $A_1 \leq A_2$ , we have  $A_1.ghb \subseteq A_2.ghb$ , thus if  $A_2.ghb$  is acyclic, so is  $A_1$ .ghb.

#### <span id="page-15-0"></span>2.2.1 Making validity monotonous

We define here a criterion to check if an execution X running on an architecture  $A_1$  would be valid on a stronger architecture  $A_2$ :

$$
A_1. check_{A_2} \triangleq acyclic \ (A_2. ghb)
$$

<span id="page-15-2"></span>We show that this criterion characterises an execution running on  $A_1$  that would be valid on  $A_2$ :

#### Theorem 2 (Characterisation)

$$
\forall A_1 A_2, A_1 \leq A_2 \Rightarrow
$$

 $\forall EX, A_1.value \in X \land A_1 check_{A_2} \in X \leftrightarrow A_2.value \in X$ 

PROOF[in Coq]

- $\Rightarrow$  X being valid on  $A_1$ , we have all requirements well formedness and uniproc – to guarantee it is valid on  $A_2$ , except the last predicate, which holds by the hypothesis  $check_{A_2}$ .
- $\Leftarrow$  X being valid on  $A_2$  gives us all requirements well formedness and uniproc – to guarantee its validity on  $A_1$  except the last one. As  $A_1 \leq A_2$ , we know that  $A_1$  ghb  $\subseteq A_2$  ghb (lemma ghb incl), thus the acyclicity requirement for  $A_1$ .ghb holds if  $A_2$ .ghb is acyclic.

#### <span id="page-15-1"></span>2.2.2 Examples

Sc In the context of our generic framework, we designed a criterion to decide if a particular execution  $X$ , with respect to an event structure  $E$  and on an architecture  $A$ , is  $Sc$ :

<span id="page-15-3"></span>
$$
A. check_{Sc} \triangleq acyclic \; (\stackrel{\text{po}}{\rightarrow} \cup \stackrel{\text{hb}}{\rightarrow})
$$

This criterion characterises valid weak executions that are Sc:

#### Corollary 1 (Sc characterisation)

$$
\forall AEX, A \le Sc, A. valid E X \land A. check_{Sc} E X \leftrightarrow Sc. valid E X
$$

PROOF<sub>lin</sub> Coal

 $\Rightarrow$  As  $\stackrel{\text{po}}{\rightarrow} \cup \stackrel{\text{no}}{\rightarrow} = Sc.ghb$ , this is a direct consequence of thm. [2.](#page-15-2)

 $\Leftarrow$  as  $A \leq Sc$ , this is a direct consequence of thm. [1.](#page-14-1)

This result allows us to see that the outcome  $0:r1=0; 1:r2=0$  for i3 (leftmost picture in figure [3\)](#page-10-1) will never show up on a sequentially consistent machine. All other executions depicted in fig. [3](#page-10-1) are  $SC$  by the same argument.

**Tso** In the context of our generic framework, we designed a criterion to decide if a particular execution  $X$ , with respect to an event structure  $E$  and on an architecture A, is Tso; consider  $\stackrel{\text{h}{\text{b}}}{\Rightarrow}$  to be  $\stackrel{\text{m}}{\Rightarrow}$  to  $\stackrel{\text{f}{\text{m}}}{\rightarrow}$  to  $\stackrel{\text{f}{\text{m}}}{\rightarrow}$ 

<span id="page-16-5"></span> $A check_{Tso} \triangleq acyclic \; ({}^{ppo\_tso} \cup {}^{hb\_tso})$ 

This criterion characterises valid weak executions that are Tso:

### Corollary 2 (Tso characterisation)

 $\forall AEX, A \leq Tso, A.valid E X \wedge A check_{Ts} E X \leftrightarrow Tso.valid E X$ 

PROOF in Coq

 $\Rightarrow$  As <sup>ppo</sup> $\Rightarrow$ <sup>tso</sup>  $\cup$  <sup>hb</sup> $\Rightarrow$ <sup>tso</sup> = *Tso.ghb*, this is a direct consequence of thm. 2.

 $\Leftarrow$  as  $A \leq Tso$ , this is a direct consequence of thm. 1.

<span id="page-16-3"></span> $\Box$ 

This result allows us to conclude that all the outcomes for i3 specified in fig. 3 may show up on a  $Tso$  machine.

#### <span id="page-16-1"></span><span id="page-16-0"></span>2.3 Equivalence with native models

#### $2.3.1$ Sc is SC

We show that the SC definition from [17] is equivalent to our definition:

Theorem 3 (Sc is SC)

$$
\forall EX, Sc. valid \ E \ X \leftrightarrow \exists \stackrel{ex}{\rightarrow} seq \stackrel{ex}{\rightarrow} \land \ SC. wit \stackrel{ex}{\rightarrow} = X
$$

PROOF [in Coq]

- $\Rightarrow$  from X being valid on Sc, we have acyclic  $\binom{ghb}{f}$ , which means acyclic  $\binom{hb}{f}$  $\cup \stackrel{\text{po}}{\rightarrow}$  on *Sc*. We know by cor. 1 this condition is necessary and sufficient to obtain an equivalent  $SC$  execution.
- $\Leftarrow$  from the sequential execution  $\stackrel{ex}{\rightarrow}$ , we produce a *SC wit* which is valid on any weaker architecture by thm. 1.  $\Box$

#### <span id="page-16-2"></span> $2.3.2$  Tso is TSO

We show that the TSO definition from [1] is equivalent to our definition:

## Theorem 4 (Tso is TSO)

<span id="page-16-4"></span> $\forall EX, Tso. valid \ E \ X \leftrightarrow \exists \stackrel{ex}{\rightarrow} \textit{ptso} \stackrel{ex}{\rightarrow} \wedge TSO. wit \stackrel{ex}{\rightarrow} = X$ 

PROOF [in Coq]

- $\Rightarrow$  from X being valid on Tso, we know X satisfies check<sub>Tso</sub> by cor. 2. *check*<sub>Tso</sub> gives us an acyclic relation, therefore a partial order on  $\mathfrak{E}$ , such that its restriction to  $\mathfrak W$  is the total order on stores required by TSO. As Tso.ghb includes  $R*$  and WW by construction, we have the final requirements to provide an execution valid on TSO.
- $\Leftarrow$  from  $\xrightarrow{\text{ex}}$ , we produce a *TSO.wit* which is valid on any architecture weaker than  $Tso$  by thm. 1.  $\Box$

#### <span id="page-17-0"></span>2.4 Testing

In this section we precisely define our testing methodology and describe our tools

#### <span id="page-17-1"></span>2.4.1 Tools

**litmus** To understand the memory model provided by a given machine  $M$ , we use *litmus tests*, which are assembly programs, with specified initial state of memory and registers. To run them on a ma
hine, we use our litmus tool, which runs a  $C$  skeleton into which the litmus test is encapsulated. For a given test t running on  $M$ , we collect the final content of memory and registers, thus defining a set of *observed* outcomes  $\mathcal{O}_M(\mathbf{t})$ .

memevents To compare the memory model as observed on a machine and our theorite
al one, we implemented our generi framework in the memevents tool, written in OCaml. The main module axiom is an implementation of the theory presented at section [2:](#page-7-2) provided an architecture module A such as  $Sc. Arch$  or Tso. Arch, it outputs all possible execution witnesses (in the absence of loops) that are valid in the memory model W induced by  $A$  – in the sense of the valid predicate defined at section [2.1.4,](#page-11-0) which *final* define the set of *valid* outcomes  $\mathcal{V}_W(\mathbf{t})$ . When there are loops, it unfolds them several times, which gives a subset of valid executions, which has been enough for our purposes. Moreover, memevents is able to output a counter example: when a particular outcome is specified, it shows which cycles in the  $\stackrel{\text{gmp}}{\rightarrow}$  relation invalidate this execution. This gives an insight on why this execution is not allowed on a particular architecture, and if barriers are needed or not.

#### <span id="page-17-2"></span>2.4.2 Comparison of models

An additional tool, compare, examines, for a given test t run on a machine M, the following cases:  $\mathcal{O}_M(\mathbf{t}) \subseteq \mathcal{V}_W(\mathbf{t})$ , from which we know our model is not invalidated, and  $\mathcal{O}_M(\mathbf{t}) \nsubseteq \mathcal{V}_W(\mathbf{t})$ , from which we know our model is invalidated. When  $\mathcal{O}_M(\mathbf{t}) \subseteq \mathcal{V}_W(\mathbf{t})$ , the most challenging case is when **t** is in  $\mathcal{V}_W(\mathbf{t})$  yet not in  $\mathcal{O}_M(\mathbf{t})$ , that is it has an outcome which is valid yet not observed. Several reasons explain this situation: either t has not been run enough to observe it, or the tested ma
hine does not implement the feature highlighted by the test. In that case the model is too permissive with respect to this machine. However, we do not seek the adequation of  $\mathcal{O}_M(\mathbf{t})$  and  $\mathcal{V}_W(\mathbf{t})$ : doing so would lead us to particularise our model so that it renders the model of the tested machine. As we want to give a model of an architecture, we should on the contrary define a looser model whi
h in
ludes the observed out
omes of any ma
hine that implements the architecture.

To be more precise, given an architecture A, a model  $W = Wmm(A)$  and an implementation  $M$  of  $A$ , we define two requirements that must satisfy  $W$  to be valid and accurate with respect to  $M$ :

#### Definition 5 (Validity and accuracy of a model)

valid  $W \triangleq \forall M, \forall t, \mathcal{O}_M(t) \subseteq \mathcal{V}_W(t)$  $accurate_M W \triangleq \forall t, \mathcal{V}_W(t) \subseteq \mathcal{O}_M(t)$ 

|             | observed                       | never observed             |
|-------------|--------------------------------|----------------------------|
| $i_{5}$     | $\text{int} = \text{false}$    | $\text{int} = \text{true}$ |
| $i_6$       | $ext = false$                  | $ext = true$               |
| $i_3$       | $WR \nsubseteq ppo$            | $WR \subseteq ppo$         |
| $i_4$       | $\overline{W}W \nsubseteq$ ppo | $WW \subseteq ppo$         |
| $\dot{i}_1$ | $RW \nsubseteq ppo$            | $RW \subseteq ppo$         |
| $i_2$       | $RR \nsubseteq ppo$            | $RR \subseteq ppo$         |

Figure 5: Summary of characteristic tests



<span id="page-18-1"></span>Figure 6: Characteristic tests exhibiting relaxations

Thus we require our model to be *valid* but not necessarily *accurate* with respe
t to all its implementations.

#### <span id="page-18-0"></span>2.4.3 Characteristic tests

We present here the key tests to understand how to instanciate the parameters of our model. Let us assume given a machine  $M$  that implements a model  $W$ . The main idea is to observe one relaxation  $-$  of the store atomicity or ordering  $constraints - at the time, by considering an execution where all relations in$ volved are global, except the one in question. Thus, if the specified outcome is observed, M exhibits this relaxation, otherwise there would have been a cycle in the validity he
k of this exe
ution, whi
h would have been forbidden.

We assume here it is always possible to maintain a  $R*$  pair in program order, using a dependency between the two accesses. This does not mean we consider all  $R*$  pairs to be preserved in program order, but only the ones that have a dependency between them. Maintained  $RR$  (resp.  $RW$ ) pairs will be depicted by  $ll$  (resp.  $ls$ ).

### Globality of rfmaps

Internal rfmaps



The test  $i_5$  can be found in [6], with number 2.4: it is claimed to highlight a feature called *intra-processor forwarding*, and illustrates the visibility of *store* buffering to the programmer. If the specified outcome of this test is observed, then we consider  $\stackrel{\text{\tiny{III}}}{\rightarrow}$  not to be global on M. If the specified outcome never shows up, then  $\stackrel{\text{in}}{\rightarrow}$  can be considered global. Indeed, as depicted at fig. [6,](#page-18-1) if internal  $\stackrel{\text{in}}{\rightarrow}$ were global, there would be a bold  $\stackrel{\text{H}}{\rightarrow}$  between events a and  $b - W[x]$  and  $R[x]$ from  $P_0$  – and between events d and  $e - W[y]$  and  $R[y]$  from  $P_1$ . This would lead to a cycle  $a \stackrel{\text{in}}{\rightarrow} b \stackrel{\text{ppo}}{\rightarrow} c \stackrel{\text{in}}{\rightarrow} d \stackrel{\text{in}}{\rightarrow} e \stackrel{\text{ppo}}{\rightarrow} f \stackrel{\text{in}}{\rightarrow} a$  in this execution, which would therefore be forbidden.

#### External rfmaps



The test  $i_6$  also can be found in [6], with number 2.6, or in the litterature under the name  $WRC$  [13], and finally in the Power documentation with name isa1 [3]. If the specified outcome of this test is observed, then we consider  $\stackrel{\text{ref}}{\rightarrow}$  not to be global on M. If the specified outcome *never* shows up, then  $\stackrel{\text{ne}}{\rightarrow}$  can be considered global. Indeed, as depicted at fig. [6,](#page-18-1) if external  $\stackrel{\leftrightarrow}{\to}$  were global, there would be a bold  $\stackrel{\text{H}}{\rightarrow}$  between events a and  $b - W[x]$  from  $P_0$  and  $R[x]$  from  $P_1$ and between events c and  $d - W[y]$  from  $P_1$  and  $R[y]$  from  $P_2$ . This would lead to a cycle  $a \stackrel{\text{def}}{\rightarrow} b \stackrel{\text{proj}}{\rightarrow} c \stackrel{\text{ref}}{\rightarrow} d \stackrel{\text{proj}}{\rightarrow} e \stackrel{\text{if}}{\rightarrow} a$  in this execution, which would therefore be forbidden.

While observing any  $\stackrel{\leftrightarrow}{\rightarrow}$  not to be global on a machine, as this is the weakest condition on  $\stackrel{\text{H}}{\rightarrow}$ , one should assume that any machine that implements W has the corresponding parameter to  $false$ , otherwise W could be invalidated.

#### Preserved program order

WR pairs The test  $i_3$ , which is depicted at fig. [1,](#page-7-5) can be found in [6], with number 2.3a. If the specified outcome is observed, then  $WR$  pairs are not preserved in program order: the *ppo* parameter of this machine should not include  $WR$  pairs. If the specified outcome never shows up, then the ppo of this machine includes  $WR$ . Indeed, as depicted at fig. [6,](#page-18-1) if  $WR$  pairs were global, there would be a bold  $\stackrel{\text{ppo}}{\rightarrow}$  between events a and  $b - W[x]$  and  $R[y]$  on  $P_0$  – and between c and  $d - W[y]$  and  $R[x]$  on  $P_1$ . This would lead to a cycle  $a \stackrel{\text{ppo}}{\rightarrow} b \stackrel{\text{if}}{\rightarrow} c \stackrel{\text{ppo}}{\rightarrow} d \stackrel{\text{if}}{\rightarrow} a$  in this execution, which would therefore be forbidden.

WW pairs



If the specified outcome of the test  $i_4$  is observed, then WW pairs are not maintained in program order. If it never shows up, then the *ppo* of this machine includes  $WW$ . Indeed, as depicted at fig. [6,](#page-18-1) if  $WW$  pairs were global, there would be a bold  $\stackrel{\text{ppo}}{\rightarrow}$  between events a and  $b-W[x]$  and  $W[y]$  on  $P_0$  – and between c and  $d-W[y]$  and  $W[x]$  on  $P_1$ . This would lead to a cycle  $a \stackrel{\text{ppo}}{\rightarrow} b \stackrel{\text{w.s}}{\rightarrow} c \stackrel{\text{ppo}}{\rightarrow} d \stackrel{\text{w.s}}{\rightarrow} a$ in this execution, which would therefore be forbidden.





If the specified outcome of the test  $i_1$  is observed, then RW pairs are not maintained in program order. If it *never* shows up, then the *ppo* of this machine includes RW. Indeed, as depicted at fig. [6,](#page-18-1) if RW pairs were global, there would be a bold  $\stackrel{\text{ppo}}{\rightarrow}$  between events a and  $b - R[x]$  and  $W[y]$  on  $P_0$ . If the barrier on  $P_1$  is B-cumulative, it orders events c and d but also c and a. This would lead to a cycle  $a \stackrel{\text{ppo}}{\rightarrow} b \stackrel{\text{ws}}{\rightarrow} c \stackrel{\text{av}}{\rightarrow} a$  in this execution, which would therefore be forbidden.

#### RR pairs



The test  $i_2$  can be found in [6], with number 2.1. If M has global external  $rf$ , and preserves WW pairs, and the specified outcome is observed, then RR pairs are not preserved in *ppo*. If the specified outcome is *never* observed under the same hypothesis, then *ppo* includes RR pairs.

If M does not have global external  $rf$ , we can consider the same test modified so that a B-cumulative barrier is between the instructions on  $P_0$ : the B-cumulativity enforces a global ordering between  $(a)W[x]$  on  $P_0$  and  $(c)R[y]$ on  $P_1$ . If the specified outcome is observed, we can conclude that RR pairs are not in *ppo*: otherwise, there would be a bold  $\stackrel{\text{ppo}}{\rightarrow}$  between c and  $d - R[y]$  and  $R[x]$  on  $P_1$  – which would lead to a cycle  $a \stackrel{\text{ab}}{\rightarrow} c \stackrel{\text{ppo}}{\rightarrow} d \stackrel{\text{in}}{\rightarrow} a$  in the execution, therefore forbidden.

## <span id="page-21-1"></span><span id="page-21-0"></span>3 Semanti
s of barriers

#### 3.1 Barriers guarantee

Let us consider two architectures  $A_1 \leq A_2$ . We examine here what the barriers provided by  $A_1$  should guarantee to restore  $A_2$ .

We note  $\stackrel{\text{rf}_2}{\longrightarrow}$  for  $\stackrel{\text{rf}_2}{\longrightarrow}$   $\stackrel{\text{rf}_1}{\longrightarrow}$ . We define the predicate  $A_1.fb$  – for fully  $barriered - on A<sub>1</sub>$  as follows:

$$
\stackrel{ab_1}{\rightarrow}=(\stackrel{rf_2}{\rightarrow})?;\stackrel{pp_0}{\rightarrow};(\stackrel{rf_2}{\rightarrow})?
$$

<span id="page-21-2"></span>We show that this a sufficient condition on the barriers provided by  $A_1$  to restore an execution valid on  $A_2$ :

#### Theorem 5 (Barriers guarantee)

$$
\forall A_1A_2, A_1\leq A_2\Rightarrow
$$

$$
\forall EX, A_1.value \; E \; X \land A_1.fb \; E \; X \Rightarrow A_2.value \; E \; X
$$

PROOF [in Coq] Suppose that it is not valid on  $A_2$ : thus we have a cycle in  $A_2.ghb$ , that is in  $\stackrel{\text{ws}}{\longrightarrow} \cup \stackrel{\text{fr}}{\longrightarrow} \cup \stackrel{\text{rp}_{2}}{\longrightarrow} \cup \stackrel{\text{pp}_{2}}{\longrightarrow}$ . Such a cycle is a cycle in  $\stackrel{\text{ws}}{\longrightarrow} \cup \stackrel{\text{fr}}{\longrightarrow} \cup \stackrel{\text{rf}_{1}}{\longrightarrow}$  $\cup \stackrel{\text{ppo}_1}{\rightarrow} \cup (\stackrel{\text{rf}_{2\setminus 1}}{\rightarrow})$ ? $\cup \stackrel{\text{ppo}_2}{\rightarrow} \cup (\stackrel{\text{rf}_{2\setminus 1}}{\rightarrow})$ ? which implies a cycle in  $\stackrel{\text{ws}}{\rightarrow} \cup \stackrel{\text{fr}}{\rightarrow} \cup \stackrel{\text{rf}_{1}}{\rightarrow} \cup \stackrel{\text{ppo}_1}{\rightarrow} \cup \stackrel{\text{ppo}_2}{\rightarrow}$  $\cup \stackrel{\text{ab}_1}{\rightarrow}$  that is,  $A_1$ .ghb. Thus we contradict the validity of X on  $A_1$ .

This result provides an insight on what power should have a barrier provided by an architecture  $A_1$  – e.g. PowerPC – to restore a stronger model – e.g. SC. First, the barrier should restore the pairs that are preserved in program order on  $A_2$  but not on  $A_1$ . Second, the barrier should compensate the lack of relations between writes and reads events – which we model by  $\stackrel{\text{A}}{\rightarrow}$  not being a global relation in the general case. Thus, if the  $\stackrel{\text{1}}{\rightarrow}$  relation is not global on  $A_1$  but global on  $A_2$ , we overcome the lack of globality of  $\stackrel{\text{H}}{\rightarrow}$  by ordering the beginning with the end of the chain. This is how we interpret the *cumulativity* of barriers as stated in the PowerPC documentation  $[3]$ . We interpret furthermore the umulativity is a set of the set o enforce ordering of pairs in  $\stackrel{\text{1}}{\rightarrow}$ ;  $\stackrel{\text{1}}{\rightarrow}$  (resp.  $\stackrel{\text{1}}{\rightarrow}$ ). We consider a barrier that only preserves pairs in  $\stackrel{po}{\rightarrow}$  to be non cumulative.

Provided a barrier that has su
h power, we also have an insight on where to place these barriers in the code: the statement of the theorem indicates indeed that barriers should be in between any pairs in  $\frac{ppo_2}{\rightarrow}$  such that one of the component of this pair (or both) may give rise to a  $\stackrel{\leftrightarrow}{\to}$  relation that is to be global on the stronger architecture  $A_2$  but is not on  $A_1$ .

From any architecture to  $Sc$  We designed semantics for a barrier that, for any weak memory model induced by an architecture  $A$ , would suffice to restablish Sc.

$$
e_1 \stackrel{\text{fenced}}{\rightarrow} e_2 \triangleq \exists b, e_1 \stackrel{\text{po}}{\rightarrow} b \land b \stackrel{\text{po}}{\rightarrow} e_2
$$



This barrier orders all pairs in  $\stackrel{p}{\rightarrow}$  as indicates the base case; it also compensates the eventual lack of visibility of  $\stackrel{\scriptscriptstyle\leftrightarrow}{\to}$  on  $A$  by ordering the two ends of a chain  $\rightarrow$ ;  $\rightarrow$  (resp.  $\rightarrow$  ;  $\rightarrow$ ) as indicates the A-cumulativity (resp. B-cumulativity) ase.

## <span id="page-22-0"></span>3.2 Considering a weaker guarantee

We said the barrier should at first restore the pairs that are preserved in program order on the stronger ar
hite
ture. Thus, for the simple ase where none of the component of a pair in  $\stackrel{\text{ppo}}{\rightarrow}$  gives rise to a  $\stackrel{\text{m}}{\rightarrow}$  relation that is global on  $A_2$  but not on  $A_1$ , there is no need for a barrier as powerful as above: a barrier that only orders the events that surround it stati
ally would be enough. Consider the *wfb* predicate:  $wfb \triangleq \frac{ppo_2}{\rightarrow} \setminus \frac{ppo_1}{\rightarrow}$ , the following result arises as a natural orollary of thm. [5.](#page-21-2)

<span id="page-22-1"></span>Corollary 3 (Non cumulative barriers guarantee)

 $\forall A_1 A_2, A_1 \leq A_2 \wedge \overset{rfe_1}{\rightarrow} \overset{r=e_2}{\rightarrow} \overset{r}{\rightarrow}$  $\forall EX, A_1. \text{valid } E \ X \land A_1. \text{with } E \ X \Rightarrow A_2. \text{valid } E \ X$ 

From Tso to Sc As  $\stackrel{\text{ref}}{\rightarrow}$  are considered global in both Tso and Sc, we only need a non cumulative barrier to restore  $Sc$  from  $Tso$ . We define the pairs of writes and reads in  $\stackrel{\text{po}}{\rightarrow}$  as follows:  $WR \triangleq \{(w, r) | w \stackrel{\text{po}}{\rightarrow} r\}$ . To restore Sc from Tso, we need to preserve the WR pairs, as they are preserved on Sc but not on Tso. As internal  $\stackrel{\text{\tiny{11}}}{\rightarrow}$  are WR pairs, such a barrier would compensate the lack of visibility of internal  $\stackrel{\text{H}}{\rightarrow}$  on  $Tso$  as well. Therefore we define the following barrier semantics:

$$
\overset{\text{fenced}}{\rightarrow} = WR \qquad (\text{placement})
$$
\n
$$
e_1 \overset{\text{ab}}{\rightarrow} e_2 \overset{\text{d}}{\rightleftharpoons} e_1 \overset{\text{fenced}}{\rightarrow} e_2 \qquad (\text{base})
$$

We define the predicate  $Tso.wb$  as follows:  $Tso.wb \triangleq Tso.ab = WR$ , and the following theorem arises as a natural consequence of cor. [3:](#page-22-1)

### Theorem 6 (Barriers placement on Tso)

 $\forall EX. Tso. valid \ E \ X \wedge Tso. w \ f \ b \ E \ X \Rightarrow Sc. valid \ E \ X$ 

PROOF[in Coq] From X being wfb on Tso, we have  $Tso.ghb = \stackrel{w}{\rightarrow} \cup \stackrel{\text{IP}}{\rightarrow} \cup \stackrel{\text{PP0}}{\rightarrow} \stackrel{\text{cso}}{\rightarrow}$ ∪  $\rightarrow$   $\rightarrow$   $\cup$   $\forall$ R, which is acyclic since X is valid on Tso. As WR covers both  $\rightarrow$ and WR pairs that are not in  $\stackrel{\text{H}}{\rightarrow}$ , we get the acyclicity of Sc.ghb directly.  $\square$ 

From any architecture  $A \leq Tso$  to  $Tso$  We designed semantics for a barrier that, for any weak memory model induced by an architecture  $A$  weaker than Tso, would restablish  $Tso$ :

$$
e_1 \stackrel{\text{denced}}{\rightarrow} e_2 \stackrel{\text{de}}{=} e_1 \stackrel{\text{fenced}}{\rightarrow} e_2
$$
 (placement)  
\n
$$
\vee e_1 \stackrel{\text{rf. def}}{\rightarrow} r \wedge r \stackrel{\text{ab}}{\rightarrow} e_2
$$
 (base)  
\n
$$
\vee e_1 \stackrel{\text{rf. def}}{\rightarrow} w \wedge w \stackrel{\text{rf. def}}{\rightarrow} e_2
$$
 (A-cumulativity)

Here, all pairs except  $WR$  are to be preserved in program order, which is depicted by the placement condition  $\stackrel{\text{there}}{\rightarrow} \stackrel{\text{pro-} \text{pre}}{\rightarrow} \stackrel{\text{pro-} \text{pre}}{\rightarrow}$ . As internal  $\stackrel{\text{per}}{\rightarrow}$  are not considered global in  $Tso$ , there is no need to compensate them: the ordering power of the barrier concerns only the external  $\stackrel{\leftrightarrow}{\rightarrow}$ , as depicted by the A- and Bumulativity ase.

We retrieve what is described in the Sparc V9 documentation [2]:  $TSO$  is indeed obtained from PSO, which is obtained from RMO by barriers placements. In our framework, we define Rmo and Pso as follows  $-\text{where } R*_l$  (resp.  $WW_l$ ) represents all pairs of  $R*$  (resp.  $WW$ ) to the same location:

$$
Rmo.Arch \triangleq (R*_l \cup WW_l, false, true, ab1)
$$
  

$$
Pos.Arch \triangleq (R * \cup WW_l, false, true, ab2)
$$

As for Tso, we deduce from the Val axiom that external  $\stackrel{\text{1}}{\rightarrow}$  are global, whereas internal are not.

The documentation specifies that *PSO* is obtained from *RMO* by adding LoadLoad and LoadStore barriers after each read. This statement has two consequences in our framework: first,  $R*$  pairs are preserved in  $Pso$ , and second, to restore Pso from Rmo, since the external  $\stackrel{\text{\tiny{th}}}{\rightarrow}$  are already global on Rmo, one should use a non cumulative barrier that preserves  $R*$  pairs.

TSO is obtained from PSO by adding StoreStore barriers after each write. We conclude that  $WW$  pairs are preserved in  $Tso$ , and that to restore  $Tso$ from  $Pso$ , one should use a non cumulative barrier that preserves  $WW$  pairs. Thus, from Rmo to Tso, a non cumulative barrier that preserves  $R*$  and  $WW$ is needed, as stated by the or. [3.](#page-22-1)

# <span id="page-23-0"></span>4 Case study: a Power model

In this section we define an architecture for Power, that is, we define relations  $\stackrel{\text{ppo}}{\rightarrow}$  and  $\stackrel{\text{ao}}{\rightarrow}$  and booleans *int* and *ext*. We do not claim for a definitive PowerPC model; we rather onfront a tentative PowerPC model against a
tual PowerPC ma
hines.

### <span id="page-24-0"></span>4.1 Complete event stru
tures and exe
ution witnesses

Henceforth, we will reason on complete event structures, on which section [2](#page-7-2) abstract. We shall avoid exhaustive treatment of complete event structures, interested readers may refer to  $[18, 9]$  $[18, 9]$ ; instead, we sketch the main ideas.

Additional events In addition to memory events, the exe
ution of an instruction may generate a variety of events: most instructions generate register events that render accesses to registers, memory barriers instructions generate barrier events and onditional bran
h instru
tions generate ommit events that express branching decisions. We note  $\mathfrak{B}$  the set of barrier events and  $\mathfrak{C}$  the set of commits, b and c being typical elements. We shall handle three memory barrier instructions : isync, sync and lwsync. The corresponding events are distinguished by predi
ates is-isyn
, et
. As in previous se
tions, we still denote the set of memory events by  $\mathfrak{E}$  (typical element e), the set of memory read events by  $\mathfrak{R}$  (typical element r), and the set of memory write events by  $\mathfrak{W}$  (typical element w).

Extended or additional relations We extend the program order relation  $\stackrel{\text{po}}{\rightarrow}$  to all events. In particular,  $\stackrel{\text{po}}{\rightarrow}$  now orders both memory and barrier events. Moreover, complete event structures comprise additional relations, more specifically *intra instruction causality*  $\stackrel{\text{no}}{\rightarrow}$  that represents the ordering constraints of events within a same instruction. Moreover, the following relation  $\stackrel{\text{fenced}(k)}{\rightarrow}$ renders the presence of a barrier of style k between memory events  $e_1$  and  $e_2$ :

$$
e_1 \stackrel{\text{fenced}(k)}{\rightarrow} \exists b, \text{is-}k(b) \land e_1 \stackrel{\text{po}}{\rightarrow} b \stackrel{\text{po}}{\rightarrow} e_2.
$$

Execution witnesses also become more complete, as relation  $\stackrel{\text{1}}{\rightarrow}$  now relates register events. We note  $\stackrel{\text{11-reg}}{\rightarrow}$  the subrelation of  $\stackrel{\text{11}}{\rightarrow}$  that relates register stores to register loads that read their values. As a side note, relation  $\stackrel{\text{1-teg}}{\rightarrow}$  derives from sequential execution in a much stronger sense than  $\stackrel{\leftrightarrow}{\to}$  on memory. Namely,  $w \stackrel{\text{if } \text{reg}}{\rightarrow} r$  when w is maximal amongst the predecessors of r in program order.

Illustration Figure [7](#page-25-0) shows a program fragment and a fragment of the orresponding complete event structure, together with an execution witness.

The first instruction is an indexed load from memory lwz: base address  $y$  is taken from register r5 (whi
h has been writen into elsewhere), index is 0, and the value read from the effective address  $y + 0$  is stored into register r2. We here view three events, labelled on figure as  $c$ ,  $a$  and  $d$ . As an example of intrainstruction dependency,  $a \stackrel{\text{not}}{\rightarrow} d$  expresses that loading from memory precedes storing into register r2.

The compare and branch sequence is less trivial: the instruction cmpwi r2,1 compares the content of  $r^2$  to the constant 1 and stores the result of comparison  $(2 \text{ means equality})$  into the control register  $cr0$ . The next instruction is a conditional branch bne, with branching decision (commit event  $h$ ) conditioned by the contents of control register  $cr0$  ( $g \stackrel{\text{HC0}}{\rightarrow} h$ ). Instruction bne is "branch not



<span id="page-25-0"></span>Figure 7: Example of preserved program order

equal". Thus, since control registers signals equality, the branch is not taken and the next instruction to be executed is the store stw, as shown by the arrows  $h \stackrel{\text{po}}{\rightarrow} i$ ,  $h \stackrel{\text{po}}{\rightarrow} j$  and  $h \stackrel{\text{po}}{\rightarrow} b$ .

#### <span id="page-26-0"></span> $4.2$ Globality of rfmaps

Running tests  $i_5$  and  $i_6$  on a Power machine yields the specified outcomes. Thus, we consider the  $\stackrel{\text{in}}{\rightarrow}$  and  $\stackrel{\text{re}}{\rightarrow}$  relations not to be global for Power.

## <span id="page-26-1"></span>4.3 Preserved program order ppo

Some parts of the  $\stackrel{\text{po}}{\rightarrow}$  program order relation are reflected in the global happensbefore relation. In this section we pick those out, defining a preserved-programorder relation  $\stackrel{\text{ppo}}{\rightarrow}$ .

Data dependencies Data dependencies within a processor arise from any combination of the reads-from relation on registers and the intra-instruction ausality relation:

$$
\overset{dd}{\rightarrow} \triangleq (\overset{rf-reg}{\rightarrow} \cup \overset{lico}{\rightarrow})^{+}
$$

(here  $R^+$  denotes the transitive closure of  $R$ ). Note that this relation includes no dependencies via memory.

The restriction of the above to memory events is written  $\stackrel{\text{d}}{\rightarrow}$ .

$$
\overset{\text{dd-mem}}{\rightarrow} \triangleq \overset{\text{dd}}{\rightarrow} \cap (\mathfrak{M} \times \mathfrak{M})
$$

Control dependencies A memory write is *control dependent* on a memory read if there is an intervening commit (of a conditional branch) that is datadependent on the read and pre
edes (in program order) the write:

$$
r \stackrel{\text{ctrl}}{\rightarrow} w \stackrel{\Delta}{=} \exists c \in \mathfrak{C}. \ r \stackrel{\text{dd}}{\rightarrow} c \stackrel{\text{po}}{\rightarrow} w
$$

This relation models that fact that memory writes are not speculated, whereas reads an be.

Isyn dependen
ies A memory event is isyn
-dependent on a memory read if there exists an intervening ommit (of a onditional bran
h) that is datadependent on the read and is separated (in program order) by an isyn from the event:

$$
r \stackrel{\text{isync}}{\rightarrow} m \stackrel{\Delta}{=} \exists c \in \mathfrak{C}. \ r \stackrel{\text{dd}}{\rightarrow} c \wedge c \stackrel{\text{fenced}(isync)}{\rightarrow} m
$$

Note that this only adds anything beyond ontrol dependen
ies in the ase of a memory read/read pair.

Figure [7](#page-25-0) gives an example of a control dependency, from load  $a$  to store  $b$ through ommit h.

All together The preserved program order relation is just the union of data dependency for memory events, control dependencies, and isync dependencies:

 $\overset{\text{ppo}}{\rightarrow} \cong \overset{\text{da-mem}}{\rightarrow} \cup \overset{\text{ctr}}{\rightarrow} \cup \overset{\text{rsync}}{\rightarrow}$ 

Note that memory stores are never the source of a  $\overset{PP}{\rightarrow}$  pair, as a consequence of the instruction semantics: a memory store cannot be the source of a  $\stackrel{\text{not}}{\rightarrow}$ pair, nor of a  $\rightarrow$  pair. Thus, a natural partition of  $\rightarrow$  pairs is into load/load pairs and load/store pairs. We in
lude these pairs in the global happens-before relation:

- for load-load pairs: we refer to  $[5, pp. 653–668]$  $[5, pp. 653–668]$ , which states that in such a situation, load  $r_1$  will be performed before load  $r_2$  with respect to any processor, which we interpret as  $r_1$  being globally performed before  $r_2$ . It is not lear to us whether or not these notions are equivalent in the ase of a load, or if our interpretation makes sense w.r.t architectural insights;
- for load-store pairs: we deduce from  $r \stackrel{\text{ppo}}{\rightarrow} w$  that r happens before the store is initiated. Since we consider loads to be atomic  $-\text{thus}$  considering they are globally performed as soon as they are initiated  $-$  and stores to be initiated before being globally performed, we deduce that  $r$  is globally performed before w is, and include such  $\stackrel{\text{ppo}}{\rightarrow}$  pairs in the global happensbefore relation.

## <span id="page-27-0"></span>4.4 Values do not ome out of thin air

In the application of our framework for Power, load-store pairs endure a particular treatment: we extend load-store  $\stackrel{\text{ppo}}{\rightarrow}$  edges by following  $\stackrel{\text{th}}{\rightarrow}$  ones, thus defining another relation  $\stackrel{\text{ppo-exr}}{\rightarrow}$ , which we will also include in the global happens-before relation.

Consider a triple  $r \stackrel{\text{ppo}}{\rightarrow} w \stackrel{\text{rf}}{\rightarrow} r'$ , where  $r'$  does not need to originate from the same processor as  $r$  and  $w$ . Here  $r$  happens before the store is initiated, and  $r'$  happens after the store is initiated. Thus, intuition suggests that r globally happens before r'. We define the extension of  $\overset{\text{ppo}}{\rightarrow}$  by  $\overset{\text{rf}}{\rightarrow}$  as follows:

$$
r \stackrel{\text{ppo-ext}}{\rightarrow} r' \triangleq \exists w, r \stackrel{\text{ppo}}{\rightarrow} w \stackrel{\text{rf}}{\rightarrow} r'
$$

Our extension of load-store dependencies is a generalization of some check that weak models often  $-\text{and}$  arguably must  $-\text{incorrect}$ : the "causality check" of  $[10]$ , or the "values do no not come out of thin air" of  $[7]$ . The canonical example of such a check is as follows:



We further assume that x and y initially contain 0. Without specific provision in the model, the absurd outcome  $x = 1$ ;  $y = 1$  might remain valid, as demontrated by the following execution witness:



Our model invalidates the exe
ution thanks to ppo extension. Namely, we have  $a \stackrel{\text{ppo}-\text{ex}}{\rightarrow} c$  (by  $a \stackrel{\text{ppo}-\text{proc}}{\rightarrow} b \stackrel{\text{th}}{\rightarrow} c$ ) and  $c \stackrel{\text{ppo}-\text{ex}}{\rightarrow} a$  (by  $c \stackrel{\text{ppo}-\text{proc}}{\rightarrow} d \stackrel{\text{th}}{\rightarrow} a$ . Hence,<br> $\stackrel{\text{ppo}}{\rightarrow}$  alone is cyclic. A fortiori  $\stackrel{\text{ghb}}{\rightarrow}$  is cyclic, since  $\stackrel{\text$ we could prevent values to come out of thin air by adding another sanity check on the  $\stackrel{\text{th}}{\rightarrow}$  relation in our generic framework, following Alpha's documentation.

There are two reasons for considering such an extension to be global  $-$  that is, in
luded in the global happens before relation:

- it rules out some examples in which values would appear out of thin air as presented in the following example;
- from a global time perspective,  $r$  and  $r'$  are ordered respectively before and after the point of time when  $w$  is initiated; for more details, see section [6](#page-36-0) where an example is dis
ussed.

This is perhaps intuitively plausible, and it suffices to rule out some examples in whi
h values would appear out of thin air (we suppose here that the ar
hite
ture should rule out thin-air reads, though that might be debated), and to orrespond with our Power5 experiments on the test presented in se
tion [6.](#page-36-0) However, su
h an extension does not seem to be for
ed. Therefore, it is not clear to us whether we should forbid that behaviour in the model.

Illustration We consider here the litmus test  $\text{adirl} \mathbf{v3}$  (a variation on [\[7,](#page-40-13) Test  $1$ ).

Figure [8](#page-29-1) shows the program and a non-SC execution  $(\stackrel{\text{no}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow} \text{is cyclic})$ . One may first notice the  $\stackrel{\text{ppo}}{\rightarrow}$  relation between load b and store c. It follows from a data dependency, since the effective address of  $c$  is exactly the value read by  $b$ (*i.e.* the address of location y). The relation  $\stackrel{\text{gno}}{\rightarrow}$  is highlighted with black bold arrows. We have:

- 1. b  $p_{\mathcal{P}}^{\text{pop}}$  c (data dependency), and thus b  $p_{\mathcal{P}}^{\text{pop-exr}}$  d (by b  $p_{\mathcal{P}}^{\text{pop}}$  c  $\rightarrow$  d and ppo-extension).
- 2.  $d \stackrel{\text{sync}}{\rightarrow} e$  (sync instruction), and thus  $c \stackrel{\text{ab}_e}{\rightarrow} (\text{by } c \stackrel{\text{rf}}{\rightarrow} d \stackrel{\text{sync}}{\rightarrow} e$  and Aumulativity).



<span id="page-29-1"></span>Figure 8: Litmus test adir1v3

3.  $e \stackrel{\text{if}}{\rightarrow} a$ , by definition of  $\stackrel{\text{if}}{\rightarrow}$ .

Clearly,  $\stackrel{\text{gen}}{\rightarrow}$  is acyclic and the execution is valid. In some sense, validity follows from  $a \stackrel{\text{H}}{\rightarrow} b$  not being global — since there is a cycle  $a \stackrel{\text{H}}{\rightarrow} b \stackrel{\text{gm}}{\rightarrow} a$ . Note that even if we strengthen the  $\stackrel{\text{ppo}}{\rightarrow}$  relation by its extension, this outcome is still valid.

This  $\stackrel{\text{th}}{\rightarrow}$  relation is internal to a processor; by considering it not to be global, we model the presence of a store buffer on this processor, which we suppose to be at least a part of the reason why this behaviour is observed.

## <span id="page-29-0"></span>4.5 Cumulative memory barriers

sync The sync barrier is the incarnation of the SC-restoring cumulative barrier described in section [3.1,](#page-21-1) which definition we expand for clarity:

$$
e_{1} \stackrel{\text{sync}}{\rightarrow} e_{2} \stackrel{\text{inced(sync)}}{\rightarrow} e_{2}
$$
 (base)  
\n
$$
e_{1} \stackrel{\text{str}}{\rightarrow} r \stackrel{\text{sync}}{\rightarrow} e_{2}
$$
 (base)  
\n
$$
\vee e_{1} \stackrel{\text{fr}}{\rightarrow} r \stackrel{\text{sync}}{\rightarrow} e_{2}
$$
 (A-cumulativity)  
\n
$$
\vee e_{1} \stackrel{\text{str}}{\rightarrow} r \stackrel{\text{sync}}{\rightarrow} e_{2}
$$
 (B-cumulativity)  
\n
$$
\vee e_{1} \stackrel{\text{fr}}{\rightarrow} r \stackrel{\text{sync}}{\rightarrow} w \stackrel{\text{rf}}{\rightarrow} e_{2}
$$
 (A/B-cumulativity)

<span id="page-29-2"></span>lwsync PowerPC features a lightweight cumulative barrier, lwsync, which semantics we define as follows:

$$
\lim_{\substack{e_1 \to e_2 \text{ is given by } e_1 \to e_2}} \frac{\text{fenced}(\text{lawsync})}{\text{w} \to e_1} \cap ((\mathfrak{W} \times \mathfrak{W}) \cup (\mathfrak{R} \times \mathfrak{E}))
$$
\n
$$
\vee e_1 \xrightarrow{\text{ab-lw}} e_2 \xrightarrow{\text{law}} e_2 \wedge e_2 \in \mathfrak{W}
$$
\n
$$
\vee e_1 \xrightarrow{\text{ab-lw}} w \wedge w \xrightarrow{\text{rf}} e_2 \wedge e_1 \in \mathfrak{R}
$$
\n(B-cumulativity)

In other words, lwsync acts as sync except on store-load pairs, the exception impa
ting both the base and umulativity ase.

Finally we define relation  $\stackrel{\text{a}}{\rightarrow}$  as the union of  $\stackrel{\text{a}}{\rightarrow}$  and  $\stackrel{\text{a}}{\rightarrow}$ .

Analogy between  $\stackrel{\text{ppo-exr}}{\rightarrow}$  and B-cumulativity The  $\stackrel{\text{ppo-exr}}{\rightarrow}$  extension is arguably an analog of Bumulativity. Here we onje
ture that barriers implement Aumulativity by waiting for some stores to be performed globally, in whi
h case  $\stackrel{\text{ppo}}{\rightarrow}$  ignores the issue. By contrast, B-cumulativity on a load-store pair demands no specific actions, as the natural consequence of a  $w \stackrel{\text{r}}{\rightarrow} r$  implying that  $r$  is performed only once  $w$  is issued.

# <span id="page-30-0"></span>5 Barrier experiments

## <span id="page-30-1"></span>5.1 Official tests

A programming note in [\[3,](#page-40-1) p. 415] describes two examples in precise prose. We formulate those as invalid executions of litmus tests.

isa1 Let us first examine the simpler test isa1, given as pseudo-code at the top of figure [9.](#page-31-0) PowerPC documentation states: "Cumulative ordering dictates that the value loaded from location x by processor 2 is  $1$ ." Our interest is in an officially invalid execution, which our Power model should also deem invalid (bottom of figure). Thus, we interpret the above prescription as forbidding the value loaded from location x by processor 2 to be 0, the initial contents of x.

To relate an execution graph to a litmus test, one may first relate events to instructions, using the event annotations  $((a), (b), ...)$  in program text and the  $\stackrel{\text{po}}{\rightarrow}$  arrows in graphs. For instance,  $P_1$  performs a load from location x, reading 1, (event b), a store of 2 to location y (event c), and those are separated by a sync instruction (relation  $b \stackrel{\text{sync}}{\rightarrow} c$ ). Other arrows are as follows: dashed arrows give relation  $\rightarrow$ , with pending arrows to read events being loads from intial state, and pending arrows from write events being stores to final state; while bold arrows give relation  $\stackrel{\text{gmp}}{\rightarrow}$ . For instance,  $e \stackrel{\text{if}}{\rightarrow} a$  results from event e reading the initial value of location x, which is overwritten by event a. Or,  $a \stackrel{av}{\rightarrow} d$  results from barrier cumulativity by  $a \stackrel{\text{H}}{\rightarrow} b \stackrel{\text{sync}}{\rightarrow} c \stackrel{\text{H}}{\rightarrow} d$ .

We can now reach interesting conclusions quite easily: by cor. [1,](#page-15-3) the execution shown is not SC, since there is a cycle  $a \stackrel{11}{\rightarrow} b \stackrel{p0}{\rightarrow} c \stackrel{11}{\rightarrow} d \stackrel{p0}{\rightarrow} e \stackrel{11}{\rightarrow} a$ . More important, the execution is not valid in the Power model, since there are cycles in  $\stackrel{\text{gen}}{\rightarrow}$ . It is worth noticing that the test is presented by [3] as illustrating

 $\epsilon$ 



<span id="page-31-0"></span>Figure 9: Officialy invalid execution of isa1

"cumulative ordering of storage accesses preceeding a memory barrier". As a consequence, the cycle  $a \xrightarrow{ab} c \xrightarrow{ab} e \xrightarrow{fr} a$  is the most illustrative. Namely,  $a \xrightarrow{ab} c$ <br>follows from  $a \xrightarrow{rf} b$  and  $b \xrightarrow{sync} c$ ; while  $c \xrightarrow{ab} e$  follows  $c \xrightarrow{rf} d$  and  $d \xrightarrow{sync} e$ ;

<span id="page-31-1"></span>isa2 The more complex test isa2 (figure 10) is a refinement of isa1: a chain of store-reads from  $P_0$  to  $P_2$  that passes through  $P_1$ .

But  $P_0$  now performs two stores to locations x and y, separated by a sync; while  $P_1$  loops loading y untils it reads the value 2 written to y by  $P_0$ , before storing value 3 to location z.  $P_2$  remains essentially unchanged. As for isa1, the



<span id="page-32-0"></span>Figure 10: Officially invalid execution of isa2

architecture specification forbids that  $P_2$  loads value 0 from location x (third instruction) when it has loaded (first instruction) the value (here 3) stored by  $P_1$ in some memory location used for communicating (here  $z$ ). A key observation is the *absence* of a barrier in  $P_1$  code. Instead, we have a control dependency. The example being official, we assume that such a control dependency suffices to prevent the last load of  $P_2$  from reading value 0.

In presence of a conditional branch, there is a clear distinction between program text and execution, or, more precisely between programm listing order and program order  $\stackrel{po}{\rightarrow}$ . We select a particular (invalid) execution witness generated by memevent, where  $P_1$  executes two loop iterations (figure 10). The control by memevent, where  $P_1$  executes two loop iterations (figure 10). The control<br>dependency is expressed as the two edges  $c \frac{pp_0}{\rightarrow} e$  and  $d \frac{pp_0}{\rightarrow} e$ . The execution is<br>non-SC, by the existence of cycle  $a \frac{p_0}{\rightarrow} b \frac$  $\stackrel{\text{ppo-ext}}{\rightarrow}$  extension is not needed to conclude that this outcome is invalid in our Power model.

#### <span id="page-33-0"></span> $5.2$ **Classical tests**

In the previous section, we have demonstrated that our Power model is correct w.r.t. the two official litmus tests that are publicly available. Clearly, two tests are unsufficient to draw any conclusion and we need more.

Some litmus tests are conventional, such as **iriw** (Independant Reads of Independent Writes, figure 11) and rwc (Read To Write Causality, figure 12)  $\sim$  see for instance [13], and [4, Example 7.7].

Figures 11 and 12 show non-SC execution witnesses, which are the ones of interest. To see that the executions we consider are non-SC, it suffices to follow  $\stackrel{\text{rf}}{\rightarrow}$ ,  $\stackrel{\text{fr}}{\rightarrow}$  and  $\stackrel{\text{po}}{\rightarrow}$  arrows in any graph, so as to find a cycle. These graphs also show that the executions considered are invalid our Power model, by the presence of bold  $\xrightarrow{\text{ghb}}$  cycles.

We cannot conclude from the public documentation [5] whether these two tests are invalid on the Power architecture; therefore we resort to experimentation

#### <span id="page-33-1"></span> $5.3$ **Experiments**

In experiments, we observe a selection of the final values of registers and of memory location, yielding outcomes. In the case of the four litmus tests is alrwc the final values of registers written to by the load instructions suffice to identify the non-SC execution depicted. For instance the outcome  $[1:r1=1;$ 1: $r2=0$ ; 2: $r3=0$ ; suffices to identify the non-SC execution of rwc.

We performed experiments on two machines do ko and hpcx. do ko is a 4cores Power5 machine, running Linux; while hpcx is one 16-cores eServer 575, running AIX.



<span id="page-34-0"></span>Figure 11: A non-SC exe
ution of litmus test iriw



<span id="page-35-0"></span>Figure 12: A non-SC execution of litmus test rwc



Unobserved: 2:r3=3; 2:r1=0;

<span id="page-36-3"></span>Figure 13: isa2v1

#### <span id="page-36-0"></span>6 Towards a stronger model

We have provided a valid and accurate model for the Power architecture. However, our model may be, to some extent, too weak to program above. We suggest here some extension to make our model stronger yet still valid.

# <span id="page-36-1"></span>6.1 Extension  $\overset{\text{ppo-ext}}{\rightarrow}$

We have already presented the  $\frac{P^{\text{p}}\rightarrow P^{\text{p}}}{P^{\text{p}}}$  extension of the  $\frac{P^{\text{p}}\rightarrow P^{\text{p}}}{P^{\text{p}}}$  relation. However, we did not use it in our preceding reasonings. Let us here consider the isa2v1, depicted at fig. [13,](#page-36-3) which is a variation on **isa2** presented at section [5.1.](#page-31-1) The execution witness we want to invalidate is depicted at fig. [14.](#page-37-0)

The code of  $P_2$  changes: a sync instruction is replaced by a data dependency from the value of load  $f$  to the effective address of load  $g$ . As a result, we now have  $f \stackrel{\text{ppo}}{\rightarrow} g$ , where we previously had  $f \stackrel{\text{sync}}{\rightarrow} g$ . Notice that the dependency is a so-called false dependency: the load instruction q always reads location  $x$ . regardless of the value read by the load instruction  $f$ . Nevertheless, we have  $f \stackrel{\text{ppo}}{\rightarrow} g$ .

We have collected about 750 millions of machine outcomes for this test: out
ome 2:r3=3; 2:r1=0 remains unobserved. One orresponding exe
ution (with  $P_1$  loop being executed twice) is as follows:

We see that the pair  $d^{\text{ppo-exr}} f$  is necessary to invalidate the execution.

We ignore whether the Power architecture would deem the outcome as valid or not; however, experiments suggest that this out
ome never shows up. To include such a prescription in our model, we extend  $\stackrel{\text{ppo}}{\rightarrow}$  into  $\stackrel{\text{ppo}-\text{ex}}{\rightarrow}$ .

### <span id="page-36-2"></span>6.2 Semanti
s of lwsyn

We provide a rather weak  $-\text{that}$  is, permissive  $-\text{semantics of lwsync}$ . However, some programming patterns suggest a stronger semanti
s for this barrier. Let us indeed consider the following test lwsync, depicted at fig. [15,](#page-37-1) and the associated execution witness of interest, depicted at fig. [16.](#page-38-0)

W.r.t the semantics of lwsync provided at section [4.5,](#page-29-2) this execution witness  $-$  and thus the associated outcome  $-$  is valid. However, this use of lwsync observed it – yet. As for the  $\stackrel{\text{ppo-ext}}{\rightarrow}$  extension, we do not know whether this execution should be considered valid w.r.t the Power architecture. However, if so, we would need to extend our framework a bit to handle su
h a behaviour.



<span id="page-37-0"></span>Figure 14: Not observed exe
ution of isa2v1

| $(a)$ x $\leftarrow$ 1 | $(c)$ r1 $\leftarrow$ y                             |
|------------------------|-----------------------------------------------------|
| lwsync                 |                                                     |
| $(b)$ y $\leftarrow$ 1 | $(d)$ r2 $\leftarrow$ x                             |
|                        | <b>lwsync</b> $x = 1 \wedge r1 = 1 \wedge r2 = 0$ ? |

<span id="page-37-1"></span>Figure 15: lwsyn



<span id="page-38-0"></span>Figure 16: Not observed execution of lwsync

#### <span id="page-39-1"></span><span id="page-39-0"></span> $\overline{7}$ Conclusion

#### $7.1$ Contribution

We presented a generic framework for weak memory models at section [2,](#page-7-2) which includes formal definitions of *architectures* and *weak memory models*. We highlighted what we think to be the main concepts that should be precisely defined so as to provide formal weak memory models, namely globality of rfmaps and preserved program order.

In this framework, written in the Coq proof assistant  $|12|$ , we have implemented classical formal models such as Sc and Tso which we proved equivalent to the native ones, namely  $SC$  [17] and Sparc TSO [1]. We provided a formal description of barriers power at section [3.1,](#page-21-1) together with a result on their placement in the code, which allowed us to retrieve the incremental description of Sparc TSO from two weaker models, which implementations we have sketched. Thus, we illustrated the power of barriers as restoring a memory model from a weaker one, as defined at section [2.](#page-7-2)

As des
ribed at se
tion [2.4](#page-17-0) we provide an exe
utable version of our framework written in OCaml, memevents, which exhaustively outputs all  $valid - in$  a sense we defined formally at section  $2$  – executions of a test run on a particular ar
hite
ture, together with a testing tool litmus, whi
h allows us to run the same tests on particular hardware, so as to compare our model and a given ma
hine.

These framework and tools, together we the testing methodology we provide at section [2.4](#page-17-0) allowed us to provide a model for the Power architecture, which has been observed to be *valid* and *accurate*  $-$  in a sense that we defined at section  $2.4$  – with respect to the hardware.

Thus, we have provided a formal theory – together with precise vocabulary as required by recent work on memory models  $[14]$  – which we believe to have proved useful on urrent ar
hite
tures, via our simulation and testing tools.

## <span id="page-39-2"></span>7.2 Status of writes

We consider, in our framework, the writes to be *non-atomic* as opposed to previous generic studies [11]. To do so, we do not impose that communication through memory – which are depicted by our  $\stackrel{\leftrightarrow}{\to}$  relations – are visible to all pro
essors.

Moreover, we rely on a particular notion of a write being *performed*, which is inspired by the *globally performed* notion from [15]. This is not the most fine grain notion of performed, as one may distinguish between performed in storage and performed in memory [19], or between performed with respect to a processor and performed with respect to all processors [5]. However, this has proved to be enough to highlight pre
ise and fundamental notions to reason about several modern memory models, and to provide an accurate yet simple attempt at defining a model for the Power architecture including barriers semantics.

As underlined in the se
tion [6.1,](#page-36-1) we believe we need to extend our framework so as to provide a model that is not only valid but also easy to program above, as well as to handle an accurate description of locks implementation as proposed in the Power documentation [5].

## ${\bf Acknowledgments}$

We thank Assia Mahboubi and Vincent Siles for help and advices on the Coq development. We thank Damien Doligez and Xavier Leroy for valuable discussions.

This work made use of the facilities of HPCx, the UK's national highperformance computing service, which is provided by EPCC at the University of Edinburgh and by STFC Daresbury Laboratory, and funded by the Department for Innovation, Universities and Skills through EPSRC's High End Computing Programme.

## <span id="page-40-5"></span><span id="page-40-0"></span>References

- <span id="page-40-11"></span>1992.  $[1]$  The Sparc Architecture Manual Version 8. http://www.sparc.org/standards/V8.pdf
- <span id="page-40-1"></span> $[2]$  The Sparc Architecture Manual Version 9, 1994. http://www.sparc.org/standards/V9.pdf.
- 2007.  $[3]$  Power **ISA** Version  $2.05.$ October http://www.power.org/resources/reading/PowerISA\_V2.05.pdf.
- <span id="page-40-2"></span>[4] Intel 64 and IA-32 Architectures Software Developer's Manual, Vol. 3A. Intel Corporation, March 2009. rev. 30.
- <span id="page-40-9"></span><span id="page-40-7"></span> $[5]$  Power *ISA* Version 2.06. January 2009. http://www.power.org/resources/reading/PowerISA\_V2.06\_PUBLIC.pdf.
- <span id="page-40-13"></span>[6] Intel 64 Architecture Memory Ordering White Paper. August 2007.
- [7] A. Adir, H. Attiya, and G. Shurek. Information-Flow Models for Shared Memory with an Application to the PowerPC Architecture. IEEE Transactions on Parallel and Distributed Systems, May 2003.
- <span id="page-40-12"></span><span id="page-40-3"></span>[8] S. V. Adve and K. Gharachorloo. Shared memory consistency models: A tutorial. 1996.
- [9] J. Alglave, A. Fox, S. Ishtiaq, M. O. Myreen, S. Sarkar, P. Sewell, and F. Zappa Nardelli. The semantics of Power and ARM multiprocessor machine code. In Proc. DAMP 2009, January 2009.
- <span id="page-40-6"></span>[10] Alpha Architecture Reference Manual, Fourth Edition, 2002. download.majix.org/dec/alpha\_arch\_ref.pdf.
- <span id="page-40-4"></span>[11] Arvind and J.-W. Maessen. Memory model = instruction reordering + store atomicity. In Proc. ISCA 2006, June 2006.
- <span id="page-40-8"></span>[12] Y. Bertot and P. Casteran. Interactive Theorem Proving and Program Development: Coq'Art: The Calculus of Inductive Constructions. Springer Verlag, EATCS Texts in Theoretical Computer Science.
- <span id="page-40-10"></span>[13] H.-J. Boehm and S.V. Adve. Foundations of the  $C++$  concurrency memory model. In Proc. PLDI, 2008.
- <span id="page-41-0"></span>[14] S. Burckhardt and M. Musuvathi. Memory model safety of programs. In  $ECA-2$ , 2008.
- <span id="page-41-3"></span>[15] M. Dubois and C. Scheurich. Memory access dependencies in share-memory multiprocessors. IEEE Transactions on Software Engineering, 16(6), June 1990.
- <span id="page-41-4"></span><span id="page-41-2"></span>[16] K. Gharachorloo. Memory consistency models for shared-memory multiprocessors. WRL Research Report, 95(9), 1995.
- [17] L. Lamport. How to make a correct multiprocess program execute correctly on a multiprocessor. IEEE Trans. Comput.,  $46(7)$ : 779-782, 1979.
- <span id="page-41-1"></span>[18] S. Sarkar, P. Sewell, F. Zappa Nardelli, S. Owens, T. Ridge, T. Braibant, M. Myreen, and J. Alglave. The semantics of x86-CC multiprocessor machine code. In Proc. POPL 2009, January 2009.
- <span id="page-41-5"></span>[19] J. M. Stone and R. P. Fitzgerald. Storage in the PowerPC. IEEE Micro, 1995.



## Centre de recherche INRIA Paris – Rocquencourt Domaine de Voluceau - Rocquencourt - BP 105 - 78153 Le Chesnay Cedex (France)

Centre de recherche INRIA Bordeaux – Sud Ouest : Domaine Universitaire - 351, cours de la Libération - 33405 Talence Cedex Centre de recherche INRIA Grenoble – Rhône-Alpes : 655, avenue de l'Europe - 38334 Montbonnot Saint-Ismier Centre de recherche INRIA Lille – Nord Europe : Parc Scientifique de la Haute Borne - 40, avenue Halley - 59650 Villeneuve d'Ascq Centre de recherche INRIA Nancy – Grand Est : LORIA, Technopôle de Nancy-Brabois - Campus scientifique 615, rue du Jardin Botanique - BP 101 - 54602 Villers-lès-Nancy Cedex Centre de recherche INRIA Rennes – Bretagne Atlantique : IRISA, Campus universitaire de Beaulieu - 35042 Rennes Cedex Centre de recherche INRIA Saclay – Île-de-France : Parc Orsay Université - ZAC des Vignes : 4, rue Jacques Monod - 91893 Orsay Cedex Centre de recherche INRIA Sophia Antipolis – Méditerranée : 2004, route des Lucioles - BP 93 - 06902 Sophia Antipolis Cedex

> Éditeur INRIA - Domaine de Voluceau - Rocquencourt, BP 105 - 78153 Le Chesnay Cedex (France) http://www.inria.fr ISSN 0249-6399