

# Fences in Weak Memory Models

Alglave Jade, Luc Maranget

# ▶ To cite this version:

Alglave Jade, Luc Maranget. Fences in Weak Memory Models. [Research Report] RR-7010, INRIA. 2009. inria-00408568

# HAL Id: inria-00408568 https://inria.hal.science/inria-00408568v1

Submitted on 3 Aug 2009

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



INSTITUT NATIONAL DE RECHERCHE EN INFORMATIQUE ET EN AUTOMATIQUE

# Fences in Weak Memory Models

Jade Alglave — Luc Maranget

# N° 7010

Juillet 2009





INSTITUT NATIONAL

DE RECHERCHE EN INFORMATIQUE ET EN AUTOMATIQUE

# Fences in Weak Memory Models

Jade Alglave, Luc Maranget

Thème : Équipe-Projet Moscova

Rapport de recherche n° 7010 — Juillet 2009 — 39 pages

**Abstract:** We present here an axiomatic framework, implemented in the Coq proof assistant, for defining weak memory models in terms of several parameters: local reorderings of reads and writes, and visibility of inter and intra processor communications through memory. In this context, we provide formal definition of weak memory models induced by architectures, illustrated by definitions of SC and Sparc TSO. Moreover, we define a comparison over architectures, an architecture  $A_1$  being weaker than another one  $A_2$  when  $A_1$  allows more behaviours than  $A_2$ . In addition, we provide a characterisation of behaviours allowed by  $A_1$  which are also valid on  $A_2$ . By that means, we provide a simple characterisation of SC and TSO behaviours on any weaker architecture. We also provide an abstract notion of what should be the action and placement of fences to restore a given model from a weaker one.

Key-words: Weak Memory Models, Fences

Centre de recherche INRIA Paris - Rocquencourt Domaine de Voluceau, Rocquencourt, BP 105, 78153 Le Chesnay Cedex Téléphone : +33 1 39 63 55 11 — Télécopie : +33 1 39 63 53 30

# Une étude de l'action des barrières au sein de modèles de mémoire relâchés

**Résumé :** Nous proposons un environnement générique, implémenté au sein de l'assistant de preuve Coq, pour définir des modèles de mémoire relâchés en fonction de plusieurs paramètres: réordonnancements de lectures et écritures, et visibilités des communications via la mémoire. Dans ce contexte, nous fournissons une définition formelle d'un modèle de mémoire induit par une architecture, que nous illustrons par les définitions de SC et Sparc TSO. Par ailleurs, nous définissons une notion de comparaison de deux architectures, une architecture  $A_1$  étant considérée plus faible qu'une architecture  $A_2$  si  $A_1$  autorise plus de comportements que  $A_2$ . De plus, nous fournissons une caractérisation des comportements autorisés par  $A_1$  qui sont également valides au sein de  $A_2$ , ce qui nous permet de donner une caractérisation simple de SC et TSO sur des architectures plus faibles. Nous fournissons également une formalisation du pouvoir et du placement des barrières mémoires pour restaurer un modèle donné depuis un modèle plus faible.

Mots-clés : Modèles de mémoires relâchés, Barrières

# Contents

| 1           | Intr                                                                                                                       | oduction                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 4                                                                                                                           |
|-------------|----------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------|
| _           | 1.1                                                                                                                        | An axiomatic generic model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                                                                                           |
|             | 1.2                                                                                                                        | Study of barriers power                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                                                                           |
|             | 1.3                                                                                                                        | Case study: a Power model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 5                                                                                                                           |
|             |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ŭ                                                                                                                           |
| <b>2</b>    | $\mathbf{Des}$                                                                                                             | cription of the model                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <b>5</b>                                                                                                                    |
|             | 2.1                                                                                                                        | Axiomatisation                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 5                                                                                                                           |
|             |                                                                                                                            | 2.1.1 Basic objects                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 5                                                                                                                           |
|             |                                                                                                                            | 2.1.2 Execution witnesses $\ldots$ $\ldots$ $\ldots$ $\ldots$ $\ldots$ $\ldots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 6                                                                                                                           |
|             |                                                                                                                            | 2.1.3 Architectures $\ldots$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 8                                                                                                                           |
|             |                                                                                                                            | 2.1.4 Validity of an execution with respect to an architecture .                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 9                                                                                                                           |
|             |                                                                                                                            | 2.1.5 Examples                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 10                                                                                                                          |
|             | 2.2                                                                                                                        | Comparison of architectures                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 12                                                                                                                          |
|             |                                                                                                                            | 2.2.1 Making validity monotonous                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 13                                                                                                                          |
|             |                                                                                                                            | 2.2.2 Examples                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 13                                                                                                                          |
|             | 2.3                                                                                                                        | Equivalence with native models                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14                                                                                                                          |
|             |                                                                                                                            | 2.3.1 Sc is SC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 14                                                                                                                          |
|             |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 14                                                                                                                          |
|             | 2.4                                                                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 15                                                                                                                          |
|             |                                                                                                                            | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 15                                                                                                                          |
|             |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 15                                                                                                                          |
|             |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16                                                                                                                          |
|             |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                             |
| 9           | Com                                                                                                                        | antiag of banning 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                                                                                                             |
| 3           |                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 10                                                                                                                          |
| 3           | 3.1                                                                                                                        | Barriers guarantee                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 19                                                                                                                          |
| 3           |                                                                                                                            | Barriers guarantee                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                                                                                                             |
| 3<br>4      | 3.1<br>3.2                                                                                                                 | Barriers guarantee                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 19                                                                                                                          |
|             | 3.1<br>3.2                                                                                                                 | Barriers guarantee    Image: Considering a weaker guarantee    Image: Considering a weaker guarantee    Image: Considering a weaker guarantee      e study: a Power model    Image: Considering a weaker guarantee    Image: Considering a weaker guarantee                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 19<br>20                                                                                                                    |
|             | 3.1<br>3.2<br>Cas                                                                                                          | Barriers guarantee       1         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 19<br>20<br>21                                                                                                              |
|             | 3.1<br>3.2<br><b>Cas</b><br>4.1                                                                                            | Barriers guarantee       1         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 19<br>20<br>21<br>22                                                                                                        |
|             | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2                                                                                     | Barriers guarantee       1         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2         Preserved program order <i>ppo</i> 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 19<br>20<br>21<br>22<br>24                                                                                                  |
|             | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3                                                                              | Barriers guarantee       Image: Study: a Power model       Ima | 19<br>20<br>21<br>22<br>24<br>24                                                                                            |
| 4           | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5                                                                | Barriers guarantee       1         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2         Preserved program order ppo       2         Values do not come out of thin air       2         Cumulative memory barriers       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 19<br>20<br>21<br>22<br>24<br>24<br>25<br>27                                                                                |
|             | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b>                                                  | Barriers guarantee       1         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2         Preserved program order ppo       2         Values do not come out of thin air       2         Cumulative memory barriers       2         cier experiments       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <b>21</b><br>222<br>24<br>224<br>225<br>227<br><b>28</b>                                                                    |
| 4           | 3.1<br>3.2<br><b>Cass</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b><br>5.1                                          | Barriers guarantee       1         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2         Preserved program order <i>ppo</i> 2         Values do not come out of thin air       2         cumulative memory barriers       2         cier experiments       2         Official tests       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 19<br>20<br>21<br>22<br>24<br>24<br>25<br>27<br>28<br>28                                                                    |
| 4           | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b>                                                  | Barriers guarantee       1         Considering a weaker guarantee       2         considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2         Preserved program order <i>ppo</i> 2         Values do not come out of thin air       2         cumulative memory barriers       2         cier experiments       2         Official tests       2         Classical tests       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>21</b><br>222<br>24<br>224<br>225<br>227<br><b>28</b>                                                                    |
| 4           | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b><br>5.1<br>5.2<br>5.3                             | Barriers guarantee       1         Considering a weaker guarantee       2         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2         Preserved program order <i>ppo</i> 2         Values do not come out of thin air       2         Cumulative memory barriers       2         cier experiments       2         Official tests       2         Experiments       2         Experiments       2         Experiments       2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19<br>20<br>21<br>22<br>24<br>24<br>25<br>27<br>28<br>28<br>31<br>31                                                        |
| 4           | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b><br>5.1<br>5.2<br>5.3<br><b>Tow</b>               | Barriers guarantee       1         Considering a weaker guarantee       2         Considering a weaker guarantee       2         e study: a Power model       2         Complete event structures and execution witnesses       2         Globality of rfmaps       2         Preserved program order <i>ppo</i> 2         Values do not come out of thin air       2         Cumulative memory barriers       2         classical tests       2         Classical tests       2         ards a stronger model       3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 19<br>20<br>21<br>22<br>24<br>24<br>25<br>27<br>28<br>31<br>31<br>31<br>34                                                  |
| 4           | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b><br>5.1<br>5.2<br>5.3<br><b>Tow</b><br>6.1        | Barriers guarantee1Considering a weaker guarantee2Considering a weaker guarantee2e study: a Power model2Complete event structures and execution witnesses2Globality of rfmaps2Preserved program order $ppo$ 2Values do not come out of thin air2Cumulative memory barriers2rier experiments2Official tests2Classical tests2Experiments2ards a stronger model3Extension $\stackrel{\text{ppo-ext}}{\rightarrow}$ 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 19         20         21         22         24         25         27         28         31         34         34            |
| 4           | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b><br>5.1<br>5.2<br>5.3<br><b>Tow</b>               | Barriers guarantee1Considering a weaker guarantee2Considering a weaker guarantee2e study: a Power model2Complete event structures and execution witnesses2Globality of rfmaps2Preserved program order $ppo$ 2Values do not come out of thin air2Cumulative memory barriers2cier experiments2Official tests2Classical tests2Experiments2ards a stronger model3Extension $\stackrel{ppo-ext}{\longrightarrow}$ 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 19<br>20<br>21<br>22<br>24<br>24<br>25<br>27<br>28<br>31<br>31<br>31<br>34                                                  |
| 4           | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b><br>5.1<br>5.2<br>5.3<br><b>Tow</b><br>6.1<br>6.2 | Barriers guarantee1Considering a weaker guarantee2Considering a weaker guarantee2Complete event structures and execution witnesses2Globality of rfmaps2Preserved program order $ppo$ 2Values do not come out of thin air2Cumulative memory barriers2cier experiments2Official tests2Classical tests2Experiments2Semantics of 1wsync3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 19         20         21         22         24         25         27         28         31         34         34            |
| 4<br>5<br>6 | 3.1<br>3.2<br><b>Cas</b><br>4.1<br>4.2<br>4.3<br>4.4<br>4.5<br><b>Bar</b><br>5.1<br>5.2<br>5.3<br><b>Tow</b><br>6.1<br>6.2 | Barriers guarantee1Considering a weaker guarantee2Considering a weaker guarantee2Complete event structures and execution witnesses2Globality of rfmaps2Preserved program order $ppo$ 2Values do not come out of thin air2Cumulative memory barriers2cier experiments2Official tests2Classical tests2Experiments2Semantics of 1wsync3clusion3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 19         20         21         22         24         25         27         28         31         34         34         34 |

# 1 Introduction

Memory models are what describe and constrain the behaviour of a program running on a multiprocessor. That said, understanding what a program would do on such a machine requires a precise definition of the memory model induced by the machine, that is, the underlying memory system and the behaviour of the processors involved. Previous studies [14, 18] have discussed the need for a rigorous definition of weak memory models, which some of the public documentations [3, 4] lack. We provide here a generic and axiomatic framework to precisely define a memory model in terms of several parameters and test it against real hardware.

Let us consider a *shared-memory multiprocessor* system, that consists of several *processors* writing to or reading from a common *shared memory*. We will discuss here what representation of memory and processor behaviour we consider.

Representation of memory One representation of a shared memory could be a single memory on which several processors operate simultaneously, all their writes being committed to memory as soon as they are issued. Thus, one can consider the connection between processors and memory as direct: as soon as one processor writes to memory, the value written overwrites the previous value and is immediately available to all processors. This property, called *store* atomicity, has been examined and advocated as valuable [16, 8, 11] as it provides the guarantee that actions on such a memory are serialisable, which leads to a rather understandable memory model. However, it is not guaranteed on several real architectures [1, 10, 3, 4]. They indeed relax the store atomicity constraint, which means a write is not available to all processors at once. For example a write is at first initiated by a given processor, then committed to a cache, and finally to memory. This last step is sometimes called *globally performed* [15]. Even without assuming writes to be committed immediately, we suppose a total order on the globally performed writes to the same location, a property sometimes called *coherence* [5] that is widely assumed by modern architectures [1, 10, 3, 4].

**Processor behaviour** One representation of a processor behaviour could suppose a sequential order, consistent with the program order, of all the reads and writes events issued by a given processor, as a generalisation of the uniprocessor case. However, modern architectures [1, 10, 3, 4] provide *relaxed memory models* that do not constrain the way reads and writes are ordered that much. These constraints, or their relaxation, are often gathered behind the term *instruction reordering* [8, 11].

#### 1.1 An axiomatic generic model

We will precisely define an *architecture* in terms of its ordering and store atomicity relaxations at section 2.1.3. For example, Sequential Consistency (henceforth SC) [17], supposes writes to be committed to memory as soon as they are issued, and that the program order is maintained between all accesses, thus being the strongest (in a sense that will be defined precisely at section 2.2) memory model. We will illustrate how to instanciate our model to produce SC and Sparc TSO

| $P_0$                                  | $P_1$                                   |
|----------------------------------------|-----------------------------------------|
| $(a) \mathtt{x} \leftarrow \mathtt{1}$ | $(c)  \mathtt{y} \leftarrow \mathtt{1}$ |
| $(b)$ r2 $\leftarrow$ y                | $(d) \mathtt{r4} \leftarrow \mathtt{x}$ |
| i3 $r2 = 0 \land r4 = 0$ ?             |                                         |

Figure 1:  $i_3$  exhibits non-SC behaviour on modern architectures

[1], and show equivalence with the native models, together with characterisation of executions that would be valid on these models.

#### 1.2 Study of barriers power

SC provides indeed a rather comfortable programming model, which explains why most architectures provide mechanisms such as barriers and locks, to restore it from a weaker model. However, it is not clear how much power a barrier needs to provide the illusion of SC, and where to place these constructions in the code. We examine this question at section 3.1 from a general point of view: we provide a sufficient condition on barriers to restore a strongest model from a weaker one. Moreover, we refine this condition in some particular yet interesting cases at section 3.2, such as TSO [1].

### 1.3 Case study: a Power model

Our generic framework, implemented in the Coq proof assistant [12], has two companion tools: memevents, written in OCaml, which is an exact implementation of our axiomatic model, and litmus, which runs the same inputs that memevents takes on real hardware.

We provide a serie of tests to instanciate properly our model with respect to a given machine or architecture, which allowed us to design a model for a significant fragment of the Power architecture with barriers.

## 2 Description of the model

#### 2.1 Axiomatisation

The classical test depicted at fig. 1, which can be found in [6] with number 2.3a illustrates the fact that we cannot use an interleaving semantics to reason on executions induced by weak memory models, as its exhibits a non-SC behaviour on some current architectures [6, 5]. Instead, we reason on relations over read and write events raised by an instruction.

#### 2.1.1 Basic objects

An event is an abstraction of a memory access performed during the execution of a multiprocessor program. We note  $\mathfrak{E}$  the set of events generated by a particular execution. Events are of two kinds: reads and writes, which sets will be depicted by  $\mathfrak{R}$  and  $\mathfrak{W}$ . Henceforth, we will note e for an event, r for a read, and w for a write. An event e will hold its direction (R or W), its location, given by *loc* e,



Figure 2: Event structures for test **i3**.

its value, given by *val* e and its processor, given by *proc* e. We will note (a)  $\mathbf{x} \leftarrow \mathbf{v}$  for a write to location x with value v labelled (a), and (b)  $\mathbf{r1} \leftarrow \mathbf{y}$ , for a read from y labelled (b).

An execution is also characterised by the *program order*  $\stackrel{\text{po}}{\rightarrow}$ , a relation on events that reflects the sequential execution of instructions on a single processor: given two instructions  $i_1$  and  $i_2$  that generate events  $e_1$  and  $e_2$ , having  $e_1 \stackrel{\text{po}}{\rightarrow} e_2$  on events simply means that  $i_1$  precedes  $i_2$  in program order.  $\stackrel{\text{po}}{\rightarrow}$  is a total order amongst the events from the same processor<sup>1</sup> and never relates events from different processors.

We collect these informations into an *event structure*, depicted by E:

$$E \triangleq (\mathfrak{E}, \stackrel{\mathrm{po}}{\rightarrow})$$

Figure 2 illustrates the event structures associated to the test **i3** depicted at fig. 1.

#### 2.1.2 Execution witnesses

We postulate two relations over events:  $\stackrel{\text{rf}}{\rightarrow}$  and  $\stackrel{\text{ws}}{\rightarrow}$ .

**Rf** A *read-from map*, links a read event with the write event that provides its value. We represent the notion by a relation from writes to reads, which is well-formed in the following sense:

$$\begin{array}{ll} \stackrel{\mathrm{prf}}{\to} & \triangleq & \{(w,r) \mid \exists lv, w \in \mathfrak{M}_{l,v} \land r \in \mathfrak{R}_{l,v} \} \\ wf_{rf} \stackrel{\mathrm{rf}}{\to} & \triangleq & \stackrel{\mathrm{rf}}{\to} \subseteq \stackrel{\mathrm{prf}}{\to} \land \forall r, \exists ! w, w \stackrel{\mathrm{rf}}{\to} r \end{array}$$

We gathered first all pairs of writes and reads with same location l and value v, which sets are depicted by  $\mathfrak{M}_{l,v}$  and  $\mathfrak{R}_{l,v}$ , and then enforced the uniqueness of read sources.

<sup>&</sup>lt;sup>1</sup>When some instructions may perform several memory accesses,  $\stackrel{\text{po}}{\rightarrow}$  should include some of intra-instruction dependencies [18], thus becoming a partial order on events from a same processor.

**Ws** The write serialisation is a total order of the writes to a same location. Thus, we first gather all pairs of writes to the same location, and we require the relation to be a total order on writes to a same location l, which set will be depicted by  $\mathfrak{W}_l$ :

$$\begin{array}{ccc} \stackrel{\mathrm{pws}}{\to} & \triangleq & \{(w_1, w_2) \mid \exists l, w_1 \in \mathfrak{W}_l \land w_2 \in \mathfrak{W}_l\} \\ wf_{ws} \stackrel{\mathrm{ws}}{\to} & \triangleq & \stackrel{\mathrm{ws}}{\to} \subseteq \stackrel{\mathrm{pws}}{\to} \land \forall \ell, total \ order \ (\stackrel{\mathrm{ws}}{\to} \upharpoonright \mathfrak{W}_\ell) \ \mathfrak{W}_\ell \end{aligned}$$

The notation  $\xrightarrow{\mathrm{ws}} \upharpoonright \mathfrak{W}_{\ell}$  stands for the restriction of the relation  $\xrightarrow{\mathrm{ws}}$  to the set  $\mathfrak{W}_{\ell}$ , *i.e.*  $\xrightarrow{\mathrm{ws}} \cap (\mathfrak{W}_{\ell} \times \mathfrak{W}_{\ell})$ .

**Fr** From these two relations, we deduce a third one, fr:

As we said,  $\stackrel{\text{ws}}{\rightarrow}$  orders globally performed writes to the same location; thus, if a write w' is before another write w in  $\stackrel{\text{ws}}{\rightarrow}$ , we know that w' is globally – that is, for every processor – before w. Furthermore, if a read r reads from w', we consider r to be globally ordered the following write w: otherwise, there would be no guarantee r actually read its value from w', thus contradicting the  $\stackrel{\text{rf}}{\rightarrow}$  relation between them.

**Execution witnesses** We gather these relations — except  $\xrightarrow{\text{fr}}$  as it can be deduced from the others — into an *execution witness*, depicted by X:

$$X \triangleq (\stackrel{\mathrm{rf}}{\to}, \stackrel{\mathrm{ws}}{\to})$$

Figure 3 adds  $\xrightarrow{\text{rf}}$  and  $\xrightarrow{\text{fr}}$  edges to the event structures of figure 2. There are no  $\xrightarrow{\text{ws}}$  edges among the (non-initialisation) writes shown. However, we see some  $\xrightarrow{\text{fr}}$  arrows which follow from the serialization of init stores (which come first in  $\xrightarrow{\text{ws}}$ ) and of stores generated by instructions. For instance, in the leftmost picture, we have  $d \xrightarrow{\text{fr}} a$ . Indeed, the load d reads the initial value of location x, which location is overwritten (later!) by the store a.

We have the associated well formedness predicate wf, being the conjunction of the predicates for  $\stackrel{\text{rf}}{\longrightarrow}$  and  $\stackrel{\text{ws}}{\longrightarrow}$ .

**Initial and final states** The write serialization provides a natural way to define the initial and final states of an execution:

$$init X \triangleq \{w \mid \neg(\exists w', w' \stackrel{\text{ws}}{\to} w)\}$$
$$final X \triangleq \{w \mid \neg(\exists w', w \stackrel{\text{ws}}{\to} w')\}$$



Figure 3: Execution witnesses for i3.

#### 2.1.3 Architectures

We define here what we consider to be an *architecture*.

**Preserved program order** We assume a function *ppo*, which gathers all pairs of events that are not to be reordered with respect to the program order  $\stackrel{\text{po}}{\rightarrow}$ . Consider for example the test **i3**, depicted at fig. 1: the specified outcome would be valid only if writes and reads to different locations could be reordered. Thus, an architecture that would authorise the specified outcome would not include write-read pairs in its preserved program order.

We will note  $\stackrel{\text{ppo}}{\longrightarrow}$  for the relation outputed by this function on a given event structure E, which is to be included in  $\stackrel{\text{po}}{\longrightarrow}$ . This relation is to be considered global, that is, all processors must behave with respect to the constraints induced by it.

**Globality of relations** As stated in the introduction, we consider writes to be non-atomic, that is, not necessarily available to all parts of the memory system at once. Thus, the behaviour of all processors must not necessarily include the constraints induced by  $\stackrel{\text{rf}}{\rightarrow}$  relations. However, we distinguish the constraints induced by internal  $\stackrel{\text{rf}}{\rightarrow} - \stackrel{\text{rf}}{\rightarrow}$  relation on a same processor – and external –  $\stackrel{\text{rf}}{\rightarrow}$  from one processor to another. Thus, we split the  $\stackrel{\text{rf}}{\rightarrow}$  relation into  $\stackrel{\text{rf}}{\rightarrow}$ , which represents the events in  $\stackrel{\text{rf}}{\rightarrow}$  on the same processor, and  $\stackrel{\text{rfe}}{\rightarrow}$ , which represents the events in  $\stackrel{\text{rf}}{\rightarrow}$  on different processors:

$$w \xrightarrow{\mathrm{rh}} r \triangleq w \xrightarrow{\mathrm{rh}} r \wedge proc \ w = proc \ r$$
$$w \xrightarrow{\mathrm{rfe}} r \triangleq w \xrightarrow{\mathrm{rf}} r \wedge proc \ w \neq proc \ r$$

**Relations induced by the presence of barriers** We assume given a function ab, which, provided an event structure E and an execution witness X, defines the relation over events induced by the presence of a barrier in between  $- \text{ in } \stackrel{\text{po}}{\to} - \text{ two instructions:}$ 

$$ab: \mathcal{E} \to \mathcal{X} \to rln \ \mathfrak{E}$$

where  $\mathcal{E}$  (resp.  $\mathcal{X}$ ) is the type of event structures (resp. execution witnesses). These informations are what defines for us an architecture, depicted by A:

#### **Definition 1 (Architecture)**

$$A \triangleq (ppo, int, ext, ab)$$

#### 2.1.4 Validity of an execution with respect to an architecture

We define here what it means for an execution witness X to be valid on a given architecture A.

**Uniprocessor behaviour** Some documentations [3] claim that a sole processor is supposed to respect the *sequential execution model*, that is:

the model of program execution in which the processor appears to execute one instruction at a time, completing each instruction before beginning to execute the next instruction

Following Alpha [10], we define the *processor issue order*, depicted by the  $\xrightarrow{\text{pio}}$  relation, as follows:

$$e_1 \stackrel{\text{pio}}{\to} e_2 \stackrel{\Delta}{=} e_1 \stackrel{\text{po}}{\to} e_2 \land loc \ e_1 = loc \ e_2$$

We call  $\xrightarrow{hb}$  the union of the three relations  $\xrightarrow{rf}, \xrightarrow{ws}$  and  $\xrightarrow{fr}$ :

$$\stackrel{\mathrm{hb}}{\to} \triangleq \stackrel{\mathrm{rf}}{\to} \bigcup \stackrel{\mathrm{ws}}{\to} \bigcup \stackrel{\mathrm{fr}}{\to}$$

Notice that  $\xrightarrow{hb}$  is not the proper happens-before relation in the general case, but rather the happens-before of a memory with multi-copy-atomic writes. We define the general happens-before relation in the next section.

To provide our executions the guarantee that they respect the sequential execution model, we require that all the relations  $\xrightarrow{\mathrm{rf}}$ ,  $\xrightarrow{\mathrm{ws}}$  and  $\xrightarrow{\mathrm{fr}}$  are consistent with the processor issue order, that is:

$$uniproc \triangleq acyclic \ (\stackrel{\text{hb}}{\rightarrow} \cup \stackrel{\text{pio}}{\rightarrow})$$

Figure 4 gives an example of an outcome that is forbidden because of uniproc.

There are two executions for this outcome, with different write serializations:  $a \xrightarrow{\text{ws}} b$  on the left, and  $b \xrightarrow{\text{ws}} a$  on the right. In former case, we have  $c \xrightarrow{\text{fr}} b$  (by  $a \xrightarrow{\text{ws}} b$  and  $a \xrightarrow{\text{rf}} c$ ). Thus, invalidation follows from cycle  $b \xrightarrow{\text{pio}} c \xrightarrow{\text{fr}} b$ . In the latter case, the cycle is  $a \xrightarrow{\text{rf}} c \xrightarrow{\text{pio}} d \xrightarrow{\text{fr}} a$ , the last step following from  $b \xrightarrow{\text{ws}} a$  and  $b \xrightarrow{\text{rf}} d$ .



Figure 4: Invalid executions by uniproc.

**All together** We call  $\stackrel{\text{ghb}}{\rightarrow}$  the union of the relations that are global:

$$\stackrel{\mathrm{ghb}}{\to} \stackrel{\Delta}{=} \stackrel{\mathrm{ppo}}{\to} \bigcup \stackrel{\mathrm{ws}}{\to} \bigcup \stackrel{\mathrm{fr}}{\to} \bigcup \stackrel{\mathrm{rf}}{\to} \bigcup \stackrel{\mathrm{ab}}{\to}$$

with  $\stackrel{\text{rf ?}}{\to} \triangleq \stackrel{\text{rfi ?}}{\to} \cup \stackrel{\text{rfe ?}}{\to}$  where  $\stackrel{\text{rfi ?}}{\to}$  (resp.  $\stackrel{\text{rfe ?}}{\to}$ ) is  $\stackrel{\text{rfe }}{\to}$  (resp.  $\stackrel{\text{rfe }}{\to}$ ) if *int* (resp. *ext*) is *true*, the empty relation otherwise.

We can now define what a valid execution is, with respect to an architecture A:

#### Definition 2 (Valid execution)

A.valid 
$$E X \triangleq wf \land uniproc \land acyclic \ (\stackrel{ghb}{\rightarrow})$$

Weak Memory Models Let  $\mathcal{W}$  be the type of memory models, defined as follows:

$$\mathcal{W} \triangleq \mathcal{E} \to \mathcal{X} \to \{\top, \bot\}$$

Thus, we defined a function Wmm - A being the type of architectures, which produces a weak memory model induced by A:

#### Definition 3 (Weak Memory Model)

$$\begin{array}{rcl} Wmm & : & \mathcal{A} \to \mathcal{W} \\ Wmm(A) & \triangleq & \forall \ E \ X, A. valid \ E \ X \end{array}$$

Henceforth, we will note AWmm for Wmm(A).

#### 2.1.5 Examples

We will show how to produce a particular model from our generic framework on two classical memory models, *Sequential Consistency* [17], later on referred to as SC and TSO [1], thus illustrating the concepts we used to define our framework. We will show at section 2.3 that these definitions are equivalent to the native ones. **Sequential consistency** *SC* has been defined by Lamport as follows:

The result of any execution is the same as if the operations of all the processors were executed in some sequential order, and the operations of each individual processor appear in this sequence in the order specified by its program. [17]

We give here a formal definition of an SC execution. We need at first a sequential execution  $\stackrel{\text{ex}}{\rightarrow}$ , that is a total order consistent with the program order:

$$seg \xrightarrow{ex} \triangleq total \ order \xrightarrow{ex} \mathfrak{E} \land \xrightarrow{po} \subset \stackrel{ex}{\longrightarrow}$$

We need to highlight the implicit execution model, which states that a read r reads from the most recent write that is before it - in  $\stackrel{\text{ex}}{\rightarrow}$ . Let us note  $pw_o(r)$  the set of previous writes for r in a partial order o to define the  $\stackrel{\text{rf}}{\rightarrow}$  relation for an SC execution – that is, which read reads from which write:

$$SC.rf \xrightarrow{ex} \triangleq \{(w,r) \mid w \xrightarrow{prt} r \land w = \max pw_{ex}(r)\}$$

Thus a valid SC execution will be given by a sequential execution  $\xrightarrow{\text{ex}}$  and the calculation of its induced  $\xrightarrow{\text{rf}}$  relation as above.

From such an execution, we can produce an execution witness:

$$SC.ws \xrightarrow{\text{ex}} \triangleq \{(w_1, w_2) \mid w_1 \xrightarrow{\text{ex}} w_2 \land w_1 \xrightarrow{\text{pws}} w_2)\}$$
  
$$SC.wit \xrightarrow{\text{ex}} \triangleq (SC.rf \xrightarrow{\text{ex}} , SC.ws \xrightarrow{\text{ex}} )$$

We propose here an alternative notion of SC, which we will show equivalent to the native one in cor. 3:

$$Sc.Arch \triangleq (\stackrel{\text{po}}{\rightarrow}, true, true, \stackrel{\text{ab}}{\rightarrow})$$
$$Sc.Wmm \triangleq Wmm(Sc.Arch)$$

**TSO** To design a proper TSO execution, we need to require what the Sparc documentation [1] specifies:

$$\begin{array}{rcl} R \ast & \triangleq & \{(r,e) \mid r \xrightarrow{\mathrm{po}} e\} \\ WW & \triangleq & \{(w_1,w_2) \mid w_1 \xrightarrow{\mathrm{po}} w_2\} \\ ptso \xrightarrow{\mathrm{ex}} & \triangleq & partial \ order \xrightarrow{\mathrm{ex}} \wedge \\ & R \ast & \subseteq & \xrightarrow{\mathrm{ex}} \wedge \\ & WW & \subseteq & \xrightarrow{\mathrm{ex}} \wedge \\ & \exists & \xrightarrow{\mathrm{tso}}, \xrightarrow{\mathrm{tso}} \subseteq \xrightarrow{\mathrm{ex}} \wedge \\ & total \ order & \xrightarrow{\mathrm{tso}} \mathfrak{W} \end{array}$$

Moreover, we need to highlight the explicit execution model, provided by the Val axiom in the documentation:

$$Val(L_a) = Val(\max_{\substack{\text{ex} \\ ex}} \{S_a \mid S_a \xrightarrow{\text{ex}} L_a \lor S_a \xrightarrow{\text{po}} L_a\})$$

which states that a read r reads from the most recent write that is before it in  $\stackrel{\text{ex}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow}$ . Thus we define the  $\stackrel{\text{rf}}{\rightarrow}$  relation for a TSO execution – that is, which read reads from which write:

$$TSO.rf \xrightarrow{ex} \triangleq \{(w,r) \mid w \xrightarrow{prf} r \land w = \max(pw_{(\xrightarrow{ex} \mid \overrightarrow{po})}(r))\}$$

As in the SC case, we produce an execution witness:

$$TSO.ws \stackrel{\text{ex}}{\longrightarrow} \triangleq \{(w_1, w_2) \mid w_1 \stackrel{\text{pws}}{\longrightarrow} w_2 \land w_1 \stackrel{\text{ex}}{\longrightarrow} w_2\}$$
$$TSO.wit \stackrel{\text{ex}}{\longrightarrow} \triangleq (TSO.rf \stackrel{\text{ex}}{\longrightarrow} , TSO.ws \stackrel{\text{ex}}{\longrightarrow} )$$

We propose here an alternative notion of TSO, which we will show equivalent to the native one in cor. 4:

 $\begin{array}{rcl} ppo\_tso &\triangleq R* \cup WW \\ Tso.Arch &\triangleq (ppo\_tso, false, true, ab) \\ Tso.Wmm &\triangleq Wmm(Tso.Arch) \end{array}$ 

The  $\stackrel{\text{ppo}}{\rightarrow}$  is quite clear from the documentation. The Val axiom indicates that the internal  $\stackrel{\text{rf}}{\rightarrow}$  are not included in  $\stackrel{\text{ex}}{\rightarrow}$ , whereas the external are, as the write from which a read reads is the max of its previous writes in  $\stackrel{\text{ex}}{\rightarrow}$ . Thus we consider  $\stackrel{\text{rfe}}{\rightarrow}$  to be global, whereas  $\stackrel{\text{rfi}}{\rightarrow}$  are not.

#### 2.2 Comparison of architectures

From our definition of architecture arises a very simple notion of comparison; we define the predicate *weaker* among architectures as follows:

#### Definition 4 (Weaker)

 $\begin{array}{rcl} A_1 \leq A_2 & \triangleq & ppo_1 \subseteq ppo_2 \land \\ & & int_1 \to int_2 \land ext_1 \to ext_2 \land \\ & & ab_1 \subseteq ab_2 \end{array}$ 

Theorem 1 (Validity is decreasing)

$$\forall A_1 A_2, A_1 \le A_2 \Rightarrow$$

$$\forall EX, A_2. valid \ E \ X \to A_1. valid \ E \ X$$

PROOF[in Coq] From  $A_1 \leq A_2$ , we have  $A_1.ghb \subseteq A_2.ghb$ , thus if  $A_2.ghb$  is acyclic, so is  $A_1.ghb$ .

#### 2.2.1 Making validity monotonous

We define here a criterion to check if an execution X running on an architecture  $A_1$  would be valid on a stronger architecture  $A_2$ :

$$A_1.check_{A_2} \triangleq acyclic \ (A_2.ghb)$$

We show that this criterion characterises an execution running on  $A_1$  that would be valid on  $A_2$ :

#### Theorem 2 (Characterisation)

$$\forall A_1 A_2, A_1 \leq A_2 \Rightarrow$$

 $\forall EX, A_1.valid \ E \ X \land A_1.check_{A_2} \ E \ X \leftrightarrow A_2.valid \ E \ X$ 

PROOF[in Coq]

- $\Rightarrow$  X being valid on  $A_1$ , we have all requirements well formedness and uniproc – to guarantee it is valid on  $A_2$ , except the last predicate, which holds by the hypothesis *check*<sub>A<sub>2</sub></sub>.
- $\Leftarrow X$  being valid on  $A_2$  gives us all requirements well formedness and uniproc – to guarantee its validity on  $A_1$  except the last one. As  $A_1 \leq A_2$ , we know that  $A_1.ghb \subseteq A_2.ghb$  (lemma ghb\_incl), thus the acyclicity requirement for  $A_1.ghb$  holds if  $A_2.ghb$  is acyclic.

#### 2.2.2 Examples

**Sc** In the context of our generic framework, we designed a criterion to decide if a particular execution X, with respect to an event structure E and on an architecture A, is Sc :

$$A.check_{Sc} \triangleq acyclic \ (\stackrel{\text{po}}{\rightarrow} \cup \stackrel{\text{hb}}{\rightarrow})$$

This criterion characterises valid weak executions that are Sc :

#### Corollary 1 (Sc characterisation)

$$\forall AEX, A \leq Sc, A.valid \ E \ X \land A.check_{Sc} \ E \ X \leftrightarrow Sc.valid \ E \ X$$

PROOF[in Coq]

 $\Rightarrow$  As  $\stackrel{\text{po}}{\rightarrow} \cup \stackrel{\text{hb}}{\rightarrow} = Sc.ghb$ , this is a direct consequence of thm. 2.

 $\Leftarrow$  as  $A \leq Sc$ , this is a direct consequence of thm. 1.

This result allows us to see that the outcome 0:r1=0; 1:r2=0 for i3 (leftmost picture in figure 3) will never show up on a sequentially consistent machine. All other executions depicted in fig. 3 are SC by the same argument.

**Tso** In the context of our generic framework, we designed a criterion to decide if a particular execution X, with respect to an event structure E and on an architecture A, is Tso ; consider  $\stackrel{\text{hb}\_tso}{\rightarrow}$  to be  $\stackrel{\text{ws}}{\rightarrow} \cup \stackrel{\text{fr}}{\rightarrow} \cup \stackrel{\text{rfe}}{\rightarrow}$ :

 $A.check_{Tso} \triangleq acyclic \; (\stackrel{\text{ppo_tso}}{\rightarrow} \cup \stackrel{\text{hb_tso}}{\rightarrow})$ 

This criterion characterises valid weak executions that are Tso :

#### Corollary 2 (Tso characterisation)

 $\forall AEX, A \leq Tso, A.valid \ E \ X \land A.check_{Tso} \ E \ X \leftrightarrow Tso.valid \ E \ X$ 

PROOF [in Coq]

- $\Rightarrow$  As  $\stackrel{\text{ppo-tso}}{\rightarrow} \cup \stackrel{\text{hb-tso}}{\rightarrow} = Tso.ghb$ , this is a direct consequence of thm. 2.
- $\Leftarrow$  as  $A \leq Tso$ , this is a direct consequence of thm. 1.

This result allows us to conclude that all the outcomes for i3 specified in fig. 3 may show up on a Tso machine.

#### 2.3 Equivalence with native models

#### 2.3.1 Sc is SC

We show that the SC definition from [17] is equivalent to our definition:

Theorem 3 (Sc is SC)

$$\forall EX, Sc.valid \ E \ X \leftrightarrow \exists \xrightarrow{ex}, seq \ \xrightarrow{ex} \land \ SC.wit \ \xrightarrow{ex} = X$$

PROOF[in Coq]

- ⇒ from X being valid on Sc, we have  $acyclic (\stackrel{\text{ghb}}{\rightarrow})$ , which means  $acyclic (\stackrel{\text{hb}}{\rightarrow}) \cup \stackrel{\text{po}}{\rightarrow})$  on Sc. We know by cor. 1 this condition is necessary and sufficient to obtain an equivalent SC execution.
- ⇐ from the sequential execution  $\xrightarrow{\text{ex}}$ , we produce a *SC.wit* which is valid on any weaker architecture by thm. 1.

#### 2.3.2 Tso is TSO

We show that the TSO definition from [1] is equivalent to our definition:

#### Theorem 4 (Tso is TSO )

 $\forall EX, Tso.valid \ E \ X \leftrightarrow \exists \xrightarrow{ex} ptso \xrightarrow{ex} \land \ TSO.wit \ \xrightarrow{ex} = X$ 

PROOF[in Coq]

- ⇒ from X being valid on Tso, we know X satisfies  $check_{Tso}$  by cor. 2.  $check_{Tso}$  gives us an acyclic relation, therefore a partial order on  $\mathfrak{E}$ , such that its restriction to  $\mathfrak{W}$  is the total order on stores required by TSO. As Tso.ghb includes R\* and WW by construction, we have the final requirements to provide an execution valid on TSO.
- $\Leftarrow$  from  $\xrightarrow{\text{ex}}$ , we produce a *TSO.wit* which is valid on any architecture weaker than *Tso* by thm. 1.

#### 2.4 Testing

In this section we precisely define our testing methodology and describe our tools.

#### 2.4.1 Tools

**litmus** To understand the memory model provided by a given machine M, we use *litmus tests*, which are assembly programs, with specified initial state of memory and registers. To run them on a machine, we use our litmus tool, which runs a C skeleton into which the litmus test is encapsulated. For a given test **t** running on M, we collect the final content of memory and registers, thus defining a set of *observed* outcomes  $\mathcal{O}_M(\mathbf{t})$ .

**memevents** To compare the memory model as observed on a machine and our theoritecal one, we implemented our generic framework in the **memevents** tool, written in OCaml. The main module axiom is an implementation of the theory presented at section 2: provided an architecture module A such as Sc.Arch or Tso.Arch, it outputs all possible execution witnesses (in the absence of loops) that are valid in the memory model W induced by A – in the sense of the *valid* predicate defined at section 2.1.4, which *final* define the set of *valid* outcomes  $\mathcal{V}_W(\mathbf{t})$ . When there are loops, it unfolds them several times, which gives a subset of valid executions, which has been enough for our purposes. Moreover, **memevents** is able to output a counter example: when a particular outcome is specified, it shows which cycles in the  $\stackrel{\text{ghb}}{\rightarrow}$  relation invalidate this execution. This gives an insight on why this execution is not allowed on a particular architecture, and if barriers are needed or not.

#### 2.4.2 Comparison of models

An additional tool, compare, examines, for a given test  $\mathbf{t}$  run on a machine M, the following cases:  $\mathcal{O}_M(\mathbf{t}) \subseteq \mathcal{V}_W(\mathbf{t})$ , from which we know our model is not invalidated, and  $\mathcal{O}_M(\mathbf{t}) \not\subseteq \mathcal{V}_W(\mathbf{t})$ , from which we know our model is invalidated. When  $\mathcal{O}_M(\mathbf{t}) \subseteq \mathcal{V}_W(\mathbf{t})$ , the most challenging case is when  $\mathbf{t}$  is in  $\mathcal{V}_W(\mathbf{t})$  yet not in  $\mathcal{O}_M(\mathbf{t})$ , that is it has an outcome which is valid yet not observed. Several reasons explain this situation: either  $\mathbf{t}$  has not been run enough to observe it, or the tested machine does not implement the feature highlighted by the test. In that case the model is too permissive with respect to this machine. However, we do not seek the adequation of  $\mathcal{O}_M(\mathbf{t})$  and  $\mathcal{V}_W(\mathbf{t})$ : doing so would lead us to particularise our model so that it renders the model of the tested machine. As we want to give a model of an architecture, we should on the contrary define a looser model which includes the observed outcomes of any machine that implements the architecture.

To be more precise, given an architecture A, a model W = Wmm(A) and an implementation M of A, we define two requirements that must satisfy W to be *valid* and *accurate* with respect to M:

#### Definition 5 (Validity and accuracy of a model)

 $valid W \triangleq \forall M, \forall t, \mathcal{O}_M(t) \subseteq \mathcal{V}_W(t)$  $accurate_M W \triangleq \forall t, \mathcal{V}_W(t) \subseteq \mathcal{O}_M(t)$ 

|       | observed                                 | <i>never</i> observed              |
|-------|------------------------------------------|------------------------------------|
| $i_5$ | int = false                              | int = true                         |
| $i_6$ | ext = false                              | ext = true                         |
| $i_3$ | WR ⊈ ppo                                 | $WR \subseteq ppo$                 |
| $i_4$ | WW ⊈ ppo                                 | $WW \subseteq ppo$                 |
| $i_1$ | RW ⊈ ppo                                 | $RW \subseteq ppo$                 |
| $i_2$ | $\mathrm{RR} \not\subseteq \mathrm{ppo}$ | $\mathrm{RR}\subseteq\mathrm{ppo}$ |

Figure 5: Summary of characteristic tests



Figure 6: Characteristic tests exhibiting relaxations

Thus we require our model to be *valid* but not necessarily *accurate* with respect to all its implementations.

#### 2.4.3 Characteristic tests

We present here the key tests to understand how to instanciate the parameters of our model. Let us assume given a machine M that implements a model W. The main idea is to observe one relaxation – of the store atomicity or ordering constraints – at the time, by considering an execution where all relations involved are global, except the one in question. Thus, if the specified outcome is observed, M exhibits this relaxation, otherwise there would have been a cycle in the validity check of this execution, which would have been forbidden.

We assume here it is always possible to maintain a R\* pair in program order, using a dependency between the two accesses. This does not mean we consider all R\* pairs to be preserved in program order, but only the ones that have a dependency between them. Maintained RR (resp. RW) pairs will be depicted by ll (resp. ls).

#### Globality of rfmaps

#### Internal rfmaps

| $P_0$                                   | $P_1$                                                                                                         |
|-----------------------------------------|---------------------------------------------------------------------------------------------------------------|
| $(a) \mathtt{x} \leftarrow \mathtt{1}$  | $(d)$ y $\leftarrow$ 1                                                                                        |
| $(b) \mathtt{r1} \leftarrow \mathtt{x}$ | $egin{array}{l} (d) \ \mathtt{y} \leftarrow \mathtt{1} \ (e) \ \mathtt{r3} \leftarrow \mathtt{y} \end{array}$ |
| 11                                      | ls                                                                                                            |
| $(c)$ r2 $\leftarrow$ y                 | (f)r4 — x                                                                                                     |
| i5 $r1 = r3 = 1 \land r2 = r4 = 0$ ?    |                                                                                                               |

The test  $i_5$  can be found in [6], with number 2.4: it is claimed to highlight a feature called *intra-processor forwarding*, and illustrates the visibility of *store buffering* to the programmer. If the specified outcome of this test is observed, then we consider  $\stackrel{\text{rfi}}{\rightarrow}$  not to be global on M. If the specified outcome *never* shows up, then  $\stackrel{\text{rfi}}{\rightarrow}$  can be considered global. Indeed, as depicted at fig. 6, if internal  $\stackrel{\text{rf}}{\rightarrow}$  were global, there would be a bold  $\stackrel{\text{rf}}{\rightarrow}$  between events a and b - W[x] and R[x] from  $P_0$  – and between events d and e - W[y] and R[y] from  $P_1$ . This would lead to a cycle  $a \stackrel{\text{rfi}}{\rightarrow} b \stackrel{\text{ppo}}{\rightarrow} c \stackrel{\text{rf}}{\rightarrow} d \stackrel{\text{rfi}}{\rightarrow} e \stackrel{\text{ppo}}{\rightarrow} f \stackrel{\text{fr}}{\rightarrow} a$  in this execution, which would therefore be forbidden.

#### External rfmaps

| $P_0$                                  | $P_1$                                                                   | $P_2$                             |
|----------------------------------------|-------------------------------------------------------------------------|-----------------------------------|
| $(a) \mathtt{x} \leftarrow \mathtt{1}$ | $(b) \mathtt{r1} \leftarrow \mathtt{x}$                                 | $(d)$ r2 $\leftarrow$ y           |
|                                        | ls                                                                      | 11                                |
|                                        | $egin{array}{c} \texttt{ls} \ (c)  \texttt{y} \leftarrow 1 \end{array}$ | $(e)\texttt{r3} \gets \texttt{x}$ |
|                                        | $r2 = 1 \wedge r3 = 0 ?$                                                |                                   |

The test  $i_6$  also can be found in [6], with number 2.6, or in the litterature under the name WRC [13], and finally in the Power documentation with name isa1[3]. If the specified outcome of this test is observed, then we consider  $\stackrel{\text{rfe}}{\to}$  not to be global on M. If the specified outcome *never* shows up, then  $\stackrel{\text{rfe}}{\to}$  can be considered global. Indeed, as depicted at fig. 6, if external  $\stackrel{\text{rf}}{\to}$  were global, there would be a bold  $\stackrel{\text{rf}}{\to}$  between events a and b - W[x] from  $P_0$  and R[x] from  $P_1$ and between events c and d - W[y] from  $P_1$  and R[y] from  $P_2$ . This would lead to a cycle  $a \stackrel{\text{rfe}}{\to} b \stackrel{\text{ppo}}{\to} c \stackrel{\text{rfe}}{\to} d \stackrel{\text{ppo}}{\to} e \stackrel{\text{fr}}{\to} a$  in this execution, which would therefore be forbidden.

While observing any  $\xrightarrow{\text{rf}}$  not to be global on a machine, as this is the weakest condition on  $\xrightarrow{\text{rf}}$ , one should assume that any machine that implements W has the corresponding parameter to *false*, otherwise W could be invalidated.

#### Preserved program order

WR pairs The test  $i_3$ , which is depicted at fig. 1, can be found in [6], with number 2.3a. If the specified outcome is observed, then WR pairs are not preserved in program order: the *ppo* parameter of this machine should not include WR pairs. If the specified outcome *never* shows up, then the *ppo* of this machine includes WR. Indeed, as depicted at fig. 6, if WR pairs were global, there would be a bold  $\stackrel{\text{ppo}}{\longrightarrow}$  between events a and b - W[x] and R[y] on  $P_0$  – and between c and d - W[y] and R[x] on  $P_1$ . This would lead to a cycle  $a \stackrel{\text{ppo}}{\longrightarrow} b \stackrel{\text{fr}}{\longrightarrow} c \stackrel{\text{ppo}}{\longrightarrow} d \stackrel{\text{fr}}{\longrightarrow} a$  in this execution, which would therefore be forbidden.

WW pairs

| $P_0$                                  | $P_1$                                  |
|----------------------------------------|----------------------------------------|
| $(a) \mathtt{x} \leftarrow \mathtt{1}$ | $(c) \mathtt{y} \leftarrow \mathtt{3}$ |
| $(b)$ y $\leftarrow$ 2                 | $(d) \mathtt{x} \leftarrow \mathtt{4}$ |
| i4 $x = 1 \wedge y$                    | y = 3?                                 |

If the specified outcome of the test  $i_4$  is observed, then WW pairs are not maintained in program order. If it *never* shows up, then the *ppo* of this machine includes WW. Indeed, as depicted at fig. 6, if WW pairs were global, there would be a bold  $\stackrel{\text{ppo}}{\longrightarrow}$  between events a and b - W[x] and W[y] on  $P_0$  – and between c and d - W[y] and W[x] on  $P_1$ . This would lead to a cycle  $a \stackrel{\text{ppo}}{\longrightarrow} b \stackrel{\text{ws}}{\longrightarrow} c \stackrel{\text{ppo}}{\longrightarrow} d \stackrel{\text{ws}}{\longrightarrow} a$ in this execution, which would therefore be forbidden.

$$RW$$
 pairs

| $P_0$                                   | $P_1$                                  |
|-----------------------------------------|----------------------------------------|
| $(a) \mathtt{r1} \leftarrow \mathtt{x}$ | $(c)$ y $\leftarrow$ 2                 |
| $(b)$ y $\leftarrow$ 1                  | fence                                  |
|                                         | $(d) \mathtt{x} \leftarrow \mathtt{1}$ |
| i1 $r1 = 1 /$                           | y = 2 ?                                |

If the specified outcome of the test  $i_1$  is observed, then RW pairs are not maintained in program order. If it *never* shows up, then the *ppo* of this machine includes RW. Indeed, as depicted at fig. 6, if RW pairs were global, there would be a bold  $\xrightarrow{\text{ppo}}$  between events a and b - R[x] and W[y] on  $P_0$ . If the barrier on  $P_1$  is B-cumulative, it orders events c and d but also c and a. This would lead to a cycle  $a \xrightarrow{\text{ppo}} b \xrightarrow{\text{ws}} c \xrightarrow{\text{ab}} a$  in this execution, which would therefore be forbidden.

#### RR pairs

| $P_0$                                  | $P_1$                                   |
|----------------------------------------|-----------------------------------------|
| $(a) \mathtt{x} \leftarrow \mathtt{1}$ | $(c)\texttt{r3} \gets \texttt{y}$       |
| fence                                  |                                         |
| $(b)$ y $\leftarrow$ 1                 | $(d) \texttt{r4} \leftarrow \texttt{x}$ |
| <b>i</b> 2 $r3 = 1$                    | $\wedge r4 = 0$ ?                       |

The test  $i_2$  can be found in [6], with number 2.1. If M has global external rf, and preserves WW pairs, and the specified outcome is observed, then RR pairs are not preserved in ppo. If the specified outcome is *never* observed under the same hypothesis, then ppo includes RR pairs.

If M does not have global external rf, we can consider the same test modified so that a B-cumulative barrier is between the instructions on  $P_0$ : the B-cumulativity enforces a global ordering between (a)W[x] on  $P_0$  and (c)R[y]on  $P_1$ . If the specified outcome is observed, we can conclude that RR pairs are not in *ppo*: otherwise, there would be a bold  $\stackrel{\text{ppo}}{\to}$  between c and d - R[y] and R[x] on  $P_1$  – which would lead to a cycle  $a \stackrel{\text{ab}}{\to} c \stackrel{\text{ppo}}{\to} d \stackrel{\text{fr}}{\to} a$  in the execution, therefore forbidden.

#### Semantics of barriers 3

#### 3.1**Barriers** guarantee

Let us consider two architectures  $A_1 \leq A_2$ . We examine here what the barriers provided by  $A_1$  should guarantee to restore  $A_2$ . We note  $\stackrel{\mathrm{rf}_2}{\longrightarrow}_1$  for  $\stackrel{\mathrm{rf}_2}{\longrightarrow}_1 \setminus \stackrel{\mathrm{rf}_1}{\longrightarrow}$ . We define the predicate  $A_1.fb$  – for fully

*barriered* – on  $A_1$  as follows:

$$\stackrel{\mathrm{ab}_1}{\rightarrow} = (\stackrel{\mathrm{rf}_2 \searrow 1}{\rightarrow})?; \stackrel{\mathrm{ppo}_2}{\rightarrow}; (\stackrel{\mathrm{rf}_2 \searrow 1}{\rightarrow})?$$

We show that this a sufficient condition on the barriers provided by  $A_1$  to restore an execution valid on  $A_2$ :

#### Theorem 5 (Barriers guarantee)

$$\forall A_1 A_2, A_1 \leq A_2 \Rightarrow$$

$$\forall EX, A_1.valid \ E \ X \land A_1.fb \ E \ X \Rightarrow A_2.valid \ E \ X$$

**PROOF** [in Coq] Suppose that it is not valid on  $A_2$ : thus we have a cycle in  $A_2.ghb$ , that is in  $\xrightarrow{\mathrm{ws}} \cup \xrightarrow{\mathrm{fr}} \cup \xrightarrow{\mathrm{rf}_2} \cup \xrightarrow{\mathrm{pp}\,\mathrm{o}_2}$ . Such a cycle is a cycle in  $\xrightarrow{\mathrm{ws}} \cup \xrightarrow{\mathrm{fr}} \cup \xrightarrow{\mathrm{rf}_1} \xrightarrow{?}$  $\cup \stackrel{\text{ppo}_1}{\longrightarrow} \cup (\stackrel{\text{rf}_2 \setminus 1}{\longrightarrow})? \cup \stackrel{\text{ppo}_2}{\longrightarrow} \cup (\stackrel{\text{rf}_2 \setminus 1}{\longrightarrow})? \text{ which implies a cycle in } \stackrel{\text{ws}}{\longrightarrow} \cup \stackrel{\text{fr}}{\longrightarrow} \cup \stackrel{\text{rf}_1}{\longrightarrow}? \cup \stackrel{\text{ppo}_1}{\longrightarrow}$  $\cup \stackrel{\mathrm{ab}_1}{\to}$  that is,  $A_1.qhb$ . Thus we contradict the validity of X on  $A_1$ . 

This result provides an insight on what power should have a barrier provided by an architecture  $A_1$  – e.g. PowerPC – to restore a stronger model – e.g. SC. First, the barrier should restore the pairs that are preserved in program order on  $A_2$  but not on  $A_1$ . Second, the barrier should compensate the lack of relations between writes and reads events – which we model by  $\xrightarrow{\mathrm{rf}}$  not being a global relation in the general case. Thus, if the  $\xrightarrow{\mathrm{rf}}$  relation is not global on  $A_1$  but global on  $A_2$ , we overcome the lack of globality of  $\xrightarrow{\text{rf}}$  by ordering the beginning with the end of the chain. This is how we interpret the *cumulativity* of barriers as stated in the PowerPC documentation [3]. We interpret furthermore the A-cumulativity (resp. B-cumulativity) property, as applying to barriers that enforce ordering of pairs in  $\xrightarrow{\mathrm{rf}}$ ;  $\xrightarrow{\mathrm{po}}$  (resp.  $\xrightarrow{\mathrm{po}}$ ;  $\xrightarrow{\mathrm{rf}}$ ). We consider a barrier that only preserves pairs in  $\xrightarrow{\text{po}}$  to be non cumulative.

Provided a barrier that has such power, we also have an insight on where to place these barriers in the code: the statement of the theorem indicates indeed that barriers should be in between any pairs in  $\stackrel{\text{ppo}_2}{\longrightarrow}$  such that one of the component of this pair (or both) may give rise to a  $\xrightarrow{\mathrm{rf}}$  relation that is to be global on the stronger architecture  $A_2$  but is not on  $A_1$ .

From any architecture to Sc We designed semantics for a barrier that, for any weak memory model induced by an architecture A, would suffice to restablish Sc.

$$e_1 \stackrel{\text{fenced}}{\to} e_2 \triangleq \exists b, e_1 \stackrel{\text{po}}{\to} b \land b \stackrel{\text{po}}{\to} e_2$$

| $\stackrel{\text{fenced}}{\rightarrow} = \stackrel{\text{po}}{\rightarrow}$          | (placement)      |
|--------------------------------------------------------------------------------------|------------------|
| $e_1 \xrightarrow{\mathrm{ab}} e_2 \triangleq e_1 \xrightarrow{\mathrm{fenced}} e_2$ | (base)           |
| $\vee e_1 \xrightarrow{\mathrm{rf}} r \wedge r \xrightarrow{\mathrm{ab}} e_2$        | (A-cumulativity) |
| $\lor e_1 \xrightarrow{\mathrm{ab}} w \land w \xrightarrow{\mathrm{rf}} e_2$         | (B-cumulativity) |

This barrier orders all pairs in  $\xrightarrow{\text{po}}$  as indicates the base case; it also compensates the eventual lack of visibility of  $\xrightarrow{\text{rf}}$  on A by ordering the two ends of a chain  $\xrightarrow{\text{rf}}$ ;  $\xrightarrow{\text{po}}$  (resp.  $\xrightarrow{\text{po}}$ ;  $\xrightarrow{\text{rf}}$ ) as indicates the A-cumulativity (resp. B-cumulativity) case.

### 3.2 Considering a weaker guarantee

We said the barrier should at first restore the pairs that are preserved in program order on the stronger architecture. Thus, for the simple case where none of the component of a pair in  $\stackrel{\text{pp}\,\text{o}}{\rightarrow}$  gives rise to a  $\stackrel{\text{rf}}{\rightarrow}$  relation that is global on  $A_2$  but not on  $A_1$ , there is no need for a barrier as powerful as above: a barrier that only orders the events that surround it statically would be enough. Consider the wfb predicate:  $wfb \triangleq \stackrel{\text{ppo}2}{\rightarrow} \setminus \stackrel{\text{ppo}1}{\rightarrow}$ , the following result arises as a natural corollary of thm. 5.

#### Corollary 3 (Non cumulative barriers guarantee)

$$\forall A_1 A_2, A_1 \leq A_2 \land \xrightarrow{rf_{e_1}} \stackrel{?}{\to} \stackrel{=rf_{e_2}}{\to} \stackrel{?}{\to} \\ \forall EX, A_1. valid \ E \ X \land A_1. wfb \ E \ X \Rightarrow A_2. valid \ E \ X \\ \end{cases}$$

**From** Tso to Sc As  $\stackrel{\text{rfe}}{\rightarrow}$  are considered global in both Tso and Sc, we only need a non cumulative barrier to restore Sc from Tso. We define the pairs of writes and reads in  $\stackrel{\text{po}}{\rightarrow}$  as follows:  $WR \triangleq \{(w,r) \mid w \stackrel{\text{po}}{\rightarrow} r\}$ . To restore Sc from Tso, we need to preserve the WR pairs, as they are preserved on Sc but not on Tso. As internal  $\stackrel{\text{rf}}{\rightarrow}$  are WR pairs, such a barrier would compensate the lack of visibility of internal  $\stackrel{\text{rf}}{\rightarrow}$  on Tso as well. Therefore we define the following barrier semantics:

$$\stackrel{\text{fenced}}{\to} = WR \qquad (\text{placement})$$

$$e_1 \stackrel{\text{ab}}{\to} e_2 \triangleq e_1 \stackrel{\text{fenced}}{\to} e_2 \qquad (\text{base})$$

We define the predicate Tso.wfb as follows:  $Tso.wfb \triangleq Tso.ab = WR$ , and the following theorem arises as a natural consequence of cor. 3:

#### Theorem 6 (Barriers placement on Tso)

 $\forall EX, Tso.valid \ E \ X \land Tso.wfb \ E \ X \Rightarrow Sc.valid \ E \ X$ 

PROOF[in Coq] From X being wfb on Tso, we have  $Tso.ghb \Longrightarrow \stackrel{\text{ws}}{\to} \cup \stackrel{\text{fr}}{\to} \cup \stackrel{\text{ppo}}{\to} \stackrel{\text{tso}}{\to} \cup \stackrel{\text{rfe}}{\to} \cup WR$ , which is acyclic since X is valid on Tso. As WR covers both  $\stackrel{\text{rfi}}{\to}$  and WR pairs that are not in  $\stackrel{\text{rf}}{\to}$ , we get the acyclicity of Sc.ghb directly.  $\Box$ 

From any architecture  $A \leq Tso$  to Tso We designed semantics for a barrier that, for any weak memory model induced by an architecture A weaker than Tso, would restablish Tso:

$$\begin{array}{ccc} \stackrel{\text{fenced}}{\to} &=& \stackrel{\text{ppo} \to \text{tso}}{\to} & \text{(placement)} \\ e_1 \stackrel{\text{ab}}{\to} e_2 &\triangleq& e_1 \stackrel{\text{fenced}}{\to} e_2 & \text{(base)} \\ & & \lor e_1 \stackrel{\text{rfe}}{\to} r \wedge r \stackrel{\text{ab}}{\to} e_2 & \text{(A-cumulativity)} \\ & & \lor e_1 \stackrel{\text{ab}}{\to} w \wedge w \stackrel{\text{rfe}}{\to} e_2 & \text{(B-cumulativity)} \end{array}$$

Here, all pairs except WR are to be preserved in program order, which is depicted by the placement condition  $\stackrel{\text{fenced}}{\longrightarrow} = \stackrel{\text{pp}}{\longrightarrow} \stackrel{\text{tso}}{\longrightarrow}$ . As internal  $\stackrel{\text{rf}}{\longrightarrow}$  are not considered global in Tso, there is no need to compensate them: the ordering power of the barrier concerns only the external  $\stackrel{\text{rf}}{\rightarrow}$ , as depicted by the A- and B-cumulativity case.

We retrieve what is described in the Sparc V9 documentation [2]: TSO is indeed obtained from PSO, which is obtained from RMO by barriers placements. In our framework, we define Rmo and Pso as follows – where  $R*_l$  (resp.  $WW_l$ ) represents all pairs of R\* (resp. WW) to the same location:

$$\begin{array}{ll} Rmo.Arch &\triangleq (R*_l \cup WW_l, false, true, ab1) \\ Pso.Arch &\triangleq (R* \cup WW_l, false, true, ab2) \end{array}$$

As for Tso, we deduce from the Val axiom that external  $\xrightarrow{\text{rf}}$  are global, whereas internal are not.

The documentation specifies that PSO is obtained from RMO by adding LoadLoad and LoadStore barriers after each read. This statement has two consequences in our framework: first, R\* pairs are preserved in Pso, and second, to restore Pso from Rmo, since the external  $\stackrel{\text{rf}}{\rightarrow}$  are already global on Rmo, one should use a non cumulative barrier that preserves R\* pairs.

TSO is obtained from PSO by adding StoreStore barriers after each write. We conclude that WW pairs are preserved in Tso, and that to restore Tso from Pso, one should use a non cumulative barrier that preserves WW pairs. Thus, from Rmo to Tso, a non cumulative barrier that preserves R\* and WW is needed, as stated by the cor. 3.

# 4 Case study: a Power model

In this section we define an architecture for Power, that is, we define relations  $\stackrel{\text{ppo}}{\rightarrow}$  and  $\stackrel{\text{ab}}{\rightarrow}$  and booleans *int* and *ext*. We do not claim for a definitive PowerPC

model; we rather confront a tentative PowerPC model against actual PowerPC machines.

### 4.1 Complete event structures and execution witnesses

Henceforth, we will reason on complete event structures, on which section 2 abstract. We shall avoid exhaustive treatment of complete event structures, interested readers may refer to [18, 9]; instead, we sketch the main ideas.

Additional events In addition to memory events, the execution of an instruction may generate a variety of events: most instructions generate *register events* that render accesses to registers, memory barriers instructions generate *barrier events* and conditional branch instructions generate *commit events* that express branching decisions. We note  $\mathfrak{B}$  the set of barrier events and  $\mathfrak{C}$  the set of commits, *b* and *c* being typical elements. We shall handle three memory barrier instructions : isync, sync and lwsync. The corresponding events are distinguished by predicates is-isync, etc. As in previous sections, we still denote the set of memory events by  $\mathfrak{E}$  (typical element *e*), the set of memory read events by  $\mathfrak{R}$  (typical element *r*), and the set of memory write events by  $\mathfrak{W}$  (typical element *w*).

**Extended or additional relations** We extend the program order relation  $\stackrel{\text{po}}{\rightarrow}$  to all events. In particular,  $\stackrel{\text{po}}{\rightarrow}$  now orders both memory and barrier events. Moreover, complete event structures comprise additional relations, more specifically *intra instruction causality*  $\stackrel{\text{lico}}{\rightarrow}$  that represents the ordering constraints of events within a same instruction. Moreover, the following relation  $\stackrel{\text{fenced}(k)}{\rightarrow}$  renders the presence of a barrier of style k between memory events  $e_1$  and  $e_2$ :

$$e_1 \xrightarrow{\text{fenced}(k)} \triangleq \exists b, \text{is-}k(b) \land e_1 \xrightarrow{\text{po}} b \xrightarrow{\text{po}} e_2.$$

Execution witnesses also become more complete, as relation  $\xrightarrow{\text{rf}}$  now relates register events. We note  $\xrightarrow{\text{rf-reg}}$  the subrelation of  $\xrightarrow{\text{rf}}$  that relates register stores to register loads that read their values. As a side note, relation  $\xrightarrow{\text{rf-reg}}$  derives from sequential execution in a much stronger sense than  $\xrightarrow{\text{rf}}$  on memory. Namely,  $w \xrightarrow{\text{rf-reg}} r$  when w is maximal amongst the predecessors of r in program order.

**Illustration** Figure 7 shows a program fragment and a fragment of the corresponding complete event structure, together with an execution witness.

The first instruction is an indexed load from memory 1wz: base address y is taken from register r5 (which has been writen into elsewhere), index is 0, and the value read from the effective address y + 0 is stored into register r2. We here view three events, labelled on figure as c, a and d. As an example of intrainstruction dependency,  $a \xrightarrow{\text{iico}} d$  expresses that loading from memory precedes storing into register r2.

The compare and branch sequence is less trivial: the instruction cmpwi r2,1 compares the content of r2 to the constant 1 and stores the result of comparison (2 means equality) into the control register cr0. The next instruction is a conditional branch bne, with branching decision (commit event h) conditioned by the contents of control register cr0 ( $g \xrightarrow{\text{iico}} h$ ). Instruction bne is "branch not



Figure 7: Example of preserved program order

equal". Thus, since control registers signals equality, the branch is not taken and the next instruction to be executed is the store **stw**, as shown by the arrows  $h \stackrel{\text{po}}{\to} i, h \stackrel{\text{po}}{\to} j$  and  $h \stackrel{\text{po}}{\to} b$ .

## 4.2 Globality of rfmaps

Running tests  $i_5$  and  $i_6$  on a Power machine yields the specified outcomes. Thus, we consider the  $\stackrel{\text{rfi}}{\to}$  and  $\stackrel{\text{rfe}}{\to}$  relations not to be global for Power.

#### 4.3 Preserved program order ppo

Some parts of the  $\xrightarrow{\text{po}}$  program order relation are reflected in the global happensbefore relation. In this section we pick those out, defining a preserved-programorder relation  $\xrightarrow{\text{ppo}}$ .

**Data dependencies** Data dependencies within a processor arise from any combination of the reads-from relation on registers and the intra-instruction causality relation:

$$\stackrel{\mathrm{dd}}{\to} \stackrel{\Delta}{=} \left( \stackrel{\mathrm{rf-reg}}{\to} \cup \stackrel{\mathrm{iico}}{\to} \right)^+$$

(here  $R^+$  denotes the transitive closure of R). Note that this relation includes no dependencies via memory.

The restriction of the above to memory events is written  $\stackrel{\text{dd-mem}}{\rightarrow}$ :

$$\overset{\mathrm{dd-mem}}{\to} \triangleq \overset{\mathrm{dd}}{\to} \cap (\mathfrak{M} \times \mathfrak{M})$$

**Control dependencies** A memory write is *control dependent* on a memory read if there is an intervening commit (of a conditional branch) that is data-dependent on the read and precedes (in program order) the write:

$$r \stackrel{\text{ctrl}}{\to} w \triangleq \exists c \in \mathfrak{C}. \ r \stackrel{\text{dd}}{\to} c \stackrel{\text{po}}{\to} w$$

This relation models that fact that memory writes are not speculated, whereas reads can be.

**Isync dependencies** A memory event is isync-dependent on a memory read if there exists an intervening commit (of a conditional branch) that is data-dependent on the read and is separated (in program order) by an isync from the event:

$$r \stackrel{\text{isync}}{\to} m \triangleq \exists c \in \mathfrak{C}. \ r \stackrel{\text{dd}}{\to} c \wedge c \stackrel{\text{fenced(isync)}}{\to} m$$

Note that this only adds anything beyond control dependencies in the case of a memory read/read pair.

Figure 7 gives an example of a control dependency, from load a to store b through commit h.

**All together** The preserved program order relation is just the union of data dependency for memory events, control dependencies, and isync dependencies:

 $\stackrel{\mathrm{ppo}}{\rightarrow} \stackrel{\Delta}{=} \stackrel{\mathrm{dd-mem}}{\rightarrow} \cup \stackrel{\mathrm{ctrl}}{\rightarrow} \cup \stackrel{\mathrm{isync}}{\rightarrow}$ 

Note that memory stores are never the source of a  $\xrightarrow{\text{ppo}}$  pair, as a consequence of the instruction semantics: a memory store cannot be the source of a  $\xrightarrow{\text{if-reg}}$ pair, nor of a  $\xrightarrow{\text{rf-reg}}$  pair. Thus, a natural partition of  $\xrightarrow{\text{ppo}}$  pairs is into load/load pairs and load/store pairs. We include these pairs in the global happens-before relation:

- for load-load pairs: we refer to [5, pp. 653–668], which states that in such a situation, load  $r_1$  will be performed before load  $r_2$  with respect to any processor, which we interpret as  $r_1$  being globally performed before  $r_2$ . It is not clear to us whether or not these notions are equivalent in the case of a load, or if our interpretation makes sense w.r.t architectural insights;
- for load-store pairs: we deduce from  $r \stackrel{\text{ppo}}{\longrightarrow} w$  that r happens before the store is initiated. Since we consider loads to be atomic thus considering they are globally performed as soon as they are initiated and stores to be initiated before being globally performed, we deduce that r is globally performed before w is, and include such  $\stackrel{\text{ppo}}{\longrightarrow}$  pairs in the global happensbefore relation.

#### 4.4 Values do not come out of thin air

In the application of our framework for Power, load-store pairs endure a particular treatment: we extend load-store  $\xrightarrow{\text{ppo}}$  edges by following  $\xrightarrow{\text{rf}}$  ones, thus defining another relation  $\xrightarrow{\text{ppo-ext}}$ , which we will also include in the global happens-before relation.

Consider a triple  $r \xrightarrow{\text{ppo}} w \xrightarrow{\text{rf}} r'$ , where r' does not need to originate from the same processor as r and w. Here r happens before the store is initiated, and r' happens after the store is initiated. Thus, intuition suggests that r globally happens before r'. We define the extension of  $\xrightarrow{\text{ppo}}$  by  $\xrightarrow{\text{rf}}$  as follows:

$$r \stackrel{\text{ppo-ext}}{\to} r' \triangleq \exists w, r \stackrel{\text{ppo}}{\to} w \stackrel{\text{rf}}{\to} r'$$

Our extension of load-store dependencies is a generalization of some check that weak models often – and arguably must – incorporate: the "causality check" of [10], or the "values do no not come out of thin air" of [7]. The canonical example of such a check is as follows:

| $P_0$                                                                                                           | $P_1$                                                                                                           |
|-----------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|
| $\begin{array}{c} (a)  \texttt{r1} \leftarrow \texttt{x} \\ (b)  \texttt{y} \leftarrow \texttt{r1} \end{array}$ | $\begin{array}{c} (c)  \texttt{r1} \leftarrow \texttt{y} \\ (d)  \texttt{x} \leftarrow \texttt{r1} \end{array}$ |

We further assume that x and y initially contain 0. Without specific provision in the model, the absurd outcome x = 1; y = 1 might remain valid, as demontrated by the following execution witness:



Our model invalidates the execution thanks to ppo extension. Namely, we have  $a \stackrel{\text{ppo-ext}}{\to} c$  (by  $a \stackrel{\text{ppo-proc}}{\to} b \stackrel{\text{rf}}{\to} c$ ) and  $c \stackrel{\text{ppo-ext}}{\to} a$  (by  $c \stackrel{\text{ppo-proc}}{\to} d \stackrel{\text{rf}}{\to} a$ . Hence,  $\stackrel{\text{ppo}}{\to}$  alone is cyclic. A fortiori  $\stackrel{\text{ghb}}{\to}$  is cyclic, since  $\stackrel{\text{ppo}}{\to}$  is included in  $\stackrel{\text{ghb}}{\to}$ . Note that we could prevent values to come out of thin air by adding another sanity check on the  $\stackrel{\text{rf}}{\to}$  relation in our generic framework, following Alpha's documentation.

There are two reasons for considering such an extension to be global – that

is, included in the global happens before relation:

- it rules out some examples in which values would appear out of thin air as presented in the following example;
- from a global time perspective, r and r' are ordered respectively before and after the point of time when w is initiated; for more details, see section 6 where an example is discussed.

This is perhaps intuitively plausible, and it suffices to rule out some examples in which values would appear out of thin air (we suppose here that the architecture should rule out thin-air reads, though that might be debated), and to correspond with our Power5 experiments on the test presented in section 6. However, such an extension does not seem to be forced. Therefore, it is not clear to us whether we should forbid that behaviour in the model.

**Illustration** We consider here the litmus test **adir1v3** (a variation on [7, Test 1]).

Figure 8 shows the program and a non-SC execution  $(\stackrel{\text{hb}}{\rightarrow} \cup \stackrel{\text{po}}{\rightarrow}$  is cyclic). One may first notice the  $\stackrel{\text{ppo}}{\rightarrow}$  relation between load b and store c. It follows from a data dependency, since the effective address of c is exactly the value read by b (*i.e.* the address of location y). The relation  $\stackrel{\text{ghb}}{\rightarrow}$  is highlighted with black bold arrows. We have:

- 1.  $b \xrightarrow{\text{ppo}} c$  (data dependency), and thus  $b \xrightarrow{\text{ppo-ext}} d$  (by  $b \xrightarrow{\text{ppo}} c \xrightarrow{\text{rf}} d$  and ppo-extension).
- 2.  $d \xrightarrow{\text{sync}} e$  (sync instruction), and thus  $c \xrightarrow{\text{ab}_e}$  (by  $c \xrightarrow{\text{rf}} d \xrightarrow{\text{sync}} e$  and A-cumulativity).



Figure 8: Litmus test adir1v3

3.  $e \xrightarrow{\text{fr}} a$ , by definition of  $\xrightarrow{\text{fr}}$ .

Clearly,  $\stackrel{\text{ghb}}{\rightarrow}$  is acyclic and the execution is valid. In some sense, validity follows from  $a \stackrel{\text{rf}}{\rightarrow} b$  not being global — since there is a cycle  $a \stackrel{\text{rf}}{\rightarrow} b \stackrel{\text{ghb}}{\rightarrow} a$ . Note that even if we strengthen the  $\stackrel{\text{ppo}}{\rightarrow}$  relation by its extension, this outcome is still valid.

This  $\stackrel{\text{rf}}{\rightarrow}$  relation is internal to a processor; by considering it not to be global, we model the presence of a store buffer on this processor, which we suppose to be at least a part of the reason why this behaviour is observed.

### 4.5 Cumulative memory barriers

sync The sync barrier is the incarnation of the SC-restoring cumulative barrier described in section 3.1, which definition we expand for clarity:

$$\begin{array}{cccc} \overset{\mathrm{sync}}{\longrightarrow} \triangleq & \overset{\mathrm{fenced}(\mathrm{sync})}{\longrightarrow} \\ e_1 \overset{\mathrm{ab-sync}}{\longrightarrow} e_2 \triangleq & e_1 \overset{\mathrm{sync}}{\longrightarrow} e_2 & (\mathrm{base}) \\ & \lor e_1 \overset{\mathrm{rf}}{\longrightarrow} r \overset{\mathrm{sync}}{\longrightarrow} e_2 & (\mathrm{A-cumulativity}) \\ & \lor e_1 \overset{\mathrm{sync}}{\longrightarrow} w \overset{\mathrm{rf}}{\longrightarrow} e_2 & (\mathrm{B-cumulativity}) \\ & \lor e_1 \overset{\mathrm{rf}}{\longrightarrow} r \overset{\mathrm{sync}}{\longrightarrow} w \overset{\mathrm{rf}}{\longrightarrow} e_2 & (\mathrm{A/B-cumulativity}) \end{array}$$

**lwsync** PowerPC features a lightweight cumulative barrier, **lwsync**, which semantics we define as follows:

$$\begin{array}{ccc} \overset{\text{lwsync}}{\to} & \stackrel{\text{fenced}(\text{lwsync})}{\to} \cap \left( \left( \mathfrak{W} \times \mathfrak{W} \right) \cup \left( \mathfrak{R} \times \mathfrak{E} \right) \right) \\ e_1 \xrightarrow{\text{ab-lw}} e_2 & = & e_1 \xrightarrow{\text{lwsync}} e_2 & (\text{base}) \\ & \vee e_1 \xrightarrow{\text{rf}} r \wedge r \xrightarrow{\text{ab-lw}} e_2 \wedge e_2 \in \mathfrak{W} & (\text{A-cumulativity}) \\ & \vee e_1 \xrightarrow{\text{ab-lw}} w \wedge w \xrightarrow{\text{rf}} e_2 \wedge e_1 \in \mathfrak{R} & (\text{B-cumulativity}) \end{array}$$

In other words, lwsync acts as sync except on store-load pairs, the exception impacting both the base and cumulativity case.

Finally we define relation  $\stackrel{ab}{\rightarrow}$  as the union of  $\stackrel{ab-sync}{\rightarrow}$  and  $\stackrel{ab-lw}{\rightarrow}$ .

Analogy between  $\stackrel{\text{ppo-ext}}{\rightarrow}$  and B-cumulativity The  $\stackrel{\text{ppo-ext}}{\rightarrow}$  extension is arguably an analog of B-cumulativity. Here we conjecture that barriers implement A-cumulativity by waiting for some stores to be performed globally, in which case  $\stackrel{\text{ppo}}{\rightarrow}$  ignores the issue. By contrast, B-cumulativity on a load-store pair demands no specific actions, as the natural consequence of a  $w \stackrel{\text{rf}}{\rightarrow} r$  implying that r is performed only once w is issued.

## 5 Barrier experiments

#### 5.1 Official tests

A programming note in [3, p. 415] describes two examples in precise prose. We formulate those as invalid executions of litmus tests.

**isa1** Let us first examine the simpler test **isa1**, given as pseudo-code at the top of figure 9. PowerPC documentation states: "*Cumulative ordering dictates that the value loaded from location x by processor 2 is 1.*" Our interest is in an officially invalid execution, which our Power model should also deem invalid (bottom of figure). Thus, we interpret the above prescription as forbidding the value loaded from location x by processor 2 to be 0, the initial contents of x.

To relate an execution graph to a litmus test, one may first relate events to instructions, using the event annotations ((a), (b), ...) in program text and the  $\stackrel{\text{po}}{\rightarrow}$  arrows in graphs. For instance,  $P_1$  performs a load from location x, reading 1, (event b), a store of 2 to location y (event c), and those are separated by a sync instruction (relation  $b \stackrel{\text{sync}}{\rightarrow} c$ ). Other arrows are as follows: dashed arrows give relation  $\stackrel{\text{rf}}{\rightarrow}$ , with pending arrows to read events being loads from initial state, and pending arrows from write events being stores to final state; while bold arrows give relation  $\stackrel{\text{ghb}}{\rightarrow}$ . For instance,  $e \stackrel{\text{fr}}{\rightarrow} a$  results from event e reading the initial value of location x, which is overwritten by event a. Or,  $a \stackrel{\text{ab}}{\rightarrow} d$  results from barrier cumulativity by  $a \stackrel{\text{rf}}{\rightarrow} b \stackrel{\text{sync}}{\rightarrow} c \stackrel{\text{rf}}{\rightarrow} d$ .

We can now reach interesting conclusions quite easily: by cor. 1, the execution shown is not SC, since there is a cycle  $a \xrightarrow{\mathrm{rf}} b \xrightarrow{\mathrm{po}} c \xrightarrow{\mathrm{rf}} d \xrightarrow{\mathrm{po}} e \xrightarrow{\mathrm{fr}} a$ . More important, the execution is not valid in the Power model, since there are cycles in  $\xrightarrow{\mathrm{ghb}}$ . It is worth noticing that the test is presented by [3] as illustrating



Figure 9: Officialy invalid execution of isa1

"cumulative ordering of storage accesses preceeding a memory barrier". As a consequence, the cycle  $a \stackrel{ab}{\to} c \stackrel{ab}{\to} e \stackrel{fr}{\to} a$  is the most illustrative. Namely,  $a \stackrel{ab}{\to} c$  follows from  $a \stackrel{rf}{\to} b$  and  $b \stackrel{sync}{\to} c$ ; while  $c \stackrel{ab}{\to} e$  follows  $c \stackrel{rf}{\to} d$  and  $d \stackrel{sync}{\to} e$ ;

**isa2** The more complex test **isa2** (figure 10) is a refinement of **isa1**: a chain of store-reads from  $P_0$  to  $P_2$  that passes through  $P_1$ .

But  $P_0$  now performs two stores to locations x and y, separated by a sync; while  $P_1$  loops loading y untils it reads the value 2 written to y by  $P_0$ , before storing value 3 to location z.  $P_2$  remains essentially unchanged. As for **isa1**, the



Figure 10: Officially invalid execution of isa2

architecture specification forbids that  $P_2$  loads value 0 from location x (third instruction) when it has loaded (first instruction) the value (here 3) stored by  $P_1$  in some memory location used for communicating (here z). A key observation is the *absence* of a barrier in  $P_1$  code. Instead, we have a control dependency. The example being official, we assume that such a control dependency suffices to prevent the last load of  $P_2$  from reading value 0.

In presence of a conditional branch, there is a clear distinction between program text and execution, or, more precisely between programm listing order and program order  $\stackrel{\text{po}}{\rightarrow}$ . We select a particular (invalid) execution witness generated by memevent, where  $P_1$  executes two loop iterations (figure 10). The control dependency is expressed as the two edges  $c \stackrel{\text{ppo}}{\rightarrow} e$  and  $d \stackrel{\text{ppo}}{\rightarrow} e$ . The execution is non-SC, by the existence of cycle  $a \stackrel{\text{po}}{\rightarrow} b \stackrel{\text{rf}}{\rightarrow} d \stackrel{\text{po}}{\rightarrow} e \stackrel{\text{rf}}{\rightarrow} f \stackrel{\text{po}}{\rightarrow} g \stackrel{\text{fr}}{\rightarrow} a$ . The execution is also invalid in our Power model, since  $\stackrel{\text{ghb}}{\rightarrow}$  is cyclic. We clearly identify two cycles:  $a \stackrel{\text{ab}}{\rightarrow} d \stackrel{\text{ppo}}{\rightarrow} e \stackrel{\text{ab}}{\rightarrow} g \stackrel{\text{fr}}{\rightarrow} a$  and  $a \stackrel{\text{ab}}{\rightarrow} d \stackrel{\text{ppo-ext}}{\rightarrow} f \stackrel{\text{sync}}{\rightarrow} g \stackrel{\text{fr}}{\rightarrow} a$ . Note that the  $\stackrel{\text{ppo-ext}}{\rightarrow}$  extension is not needed to conclude that this outcome is invalid in our Power model.

#### 5.2 Classical tests

In the previous section, we have demonstrated that our Power model is correct w.r.t. the two official litmus tests that are publicly available. Clearly, two tests are unsufficient to draw any conclusion and we need more.

Some litmus tests are conventional, such as **iriw** (Independent Reads of Independent Writes, figure 11) and **rwc** (Read To Write Causality, figure 12) — see for instance [13], and [4, Example 7.7].

Figures 11 and 12 show non-SC execution witnesses, which are the ones of interest. To see that the executions we consider are non-SC, it suffices to follow  $\stackrel{\text{rf}}{\rightarrow}$ ,  $\stackrel{\text{fr}}{\rightarrow}$  and  $\stackrel{\text{po}}{\rightarrow}$  arrows in any graph, so as to find a cycle. These graphs also show that the executions considered are invalid our Power model, by the presence of bold  $\stackrel{\text{ghb}}{\rightarrow}$  cycles.

We cannot conclude from the public documentation [5] whether these two tests are invalid on the Power architecture; therefore we resort to experimentation.

#### 5.3 Experiments

In experiments, we observe a selection of the final values of registers and of memory location, yielding outcomes. In the case of the four litmus tests isa1rwc the final values of registers written to by the load instructions suffice to identify the non-SC execution depicted. For instance the outcome [1:r1=1; 1:r2=0; 2:r3=0;] suffices to identify the non-SC execution of rwc.

We performed experiments on two machines doko and hpcx. doko is a 4cores Power5 machine, running Linux; while hpcx is one 16-cores eServer 575, running AIX.



Figure 11: A non-SC execution of litmus test iriw



Figure 12: A non-SC execution of litmus test **rwc** 

| isa2v1                                 |                                       |                                                 |
|----------------------------------------|---------------------------------------|-------------------------------------------------|
| $P_0$                                  | $P_1$                                 | $P_2$                                           |
| $(a) \mathtt{x} \leftarrow \mathtt{1}$ | L1:                                   | $(f)$ r3 $\leftarrow$ z                         |
| sync                                   | $(c,d)$ r2 $\leftarrow$ y             | $r4 \leftarrow xor(r3,r3)$                      |
| $(b)$ y $\leftarrow$ 2                 | $(c,d)$ r2 $\leftarrow$ y<br>cmp r2,2 | $(g) \mathtt{r1} \leftarrow \mathtt{*(\&x+r4)}$ |
|                                        | bne L1                                |                                                 |
|                                        | $(e) z \leftarrow 3$                  |                                                 |

Unobserved: 2:r3=3; 2:r1=0;

Figure 13: isa2v1

#### 6 Towards a stronger model

We have provided a valid and accurate model for the Power architecture. However, our model may be, to some extent, too weak to program above. We suggest here some extension to make our model stronger yet still valid.

#### Extension $\stackrel{\text{ppo-ext}}{\rightarrow}$ 6.1

We have already presented the  $\stackrel{\text{ppo-ext}}{\longrightarrow}$  extension of the  $\stackrel{\text{ppo}}{\longrightarrow}$  relation. However, we did not use it in our preceding reasonings. Let us here consider the isa2v1, depicted at fig. 13, which is a variation on isa2 presented at section 5.1. The execution witness we want to invalidate is depicted at fig. 14.

The code of  $P_2$  changes: a sync instruction is replaced by a data dependency from the value of load f to the effective address of load g. As a result, we now have  $f \xrightarrow{\text{ppo}} g$ , where we previously had  $f \xrightarrow{\text{sync}} g$ . Notice that the dependency is a so-called false dependency: the load instruction q always reads location x, regardless of the value read by the load instruction f. Nevertheless, we have  $f \stackrel{\widecheck{\mathrm{ppo}}}{\to} g.$ 

We have collected about 750 millions of machine outcomes for this test: outcome 2:r3=3; 2:r1=0 remains unobserved. One corresponding execution (with  $P_1$  loop being executed twice) is as follows: We see that the pair  $d \stackrel{\text{ppo-ext}}{\longrightarrow} f$  is necessary to invalidate the execution.

We ignore whether the Power architecture would deem the outcome as valid or not; however, experiments suggest that this outcome never shows up. To include such a prescription in our model, we extend  $\stackrel{\text{ppo}}{\rightarrow}$  into  $\stackrel{\text{ppo-ext}}{\rightarrow}$ 

#### 6.2Semantics of lwsync

We provide a rather weak – that is, permissive – semantics of lwsync. However, some programming patterns suggest a stronger semantics for this barrier. Let us indeed consider the following test **lwsync**, depicted at fig. 15, and the associated execution witness of interest, depicted at fig. 16.

W.r.t the semantics of lwsync provided at section 4.5, this execution witness - and thus the associated outcome - is valid. However, this use of lwsync seems to be common practice amongst low-level programmers, and we have not observed it – yet. As for the  $\xrightarrow{ppo-ext}$  extension, we do not know whether this execution should be considered valid w.r.t the Power architecture. However, if so, we would need to extend our framework a bit to handle such a behaviour.



Figure 14: Not observed execution of  $\mathbf{isa2v1}$ 

| $P_0$                                  |               | $P_1$                                   |
|----------------------------------------|---------------|-----------------------------------------|
| $(a) \mathtt{x} \leftarrow \mathtt{1}$ |               | $(c) \mathtt{r1} \leftarrow \mathtt{y}$ |
| lwsync                                 |               | 11                                      |
| $(b)$ y $\leftarrow$ 1                 |               | (d)r2 — x                               |
| lwsync                                 | $x = 1 \land$ | $r1 = 1 \wedge r2 = 0 ?$                |

Figure 15: **lwsync** 



Figure 16: Not observed execution of **lwsync** 

# 7 Conclusion

### 7.1 Contribution

We presented a generic framework for weak memory models at section 2, which includes formal definitions of *architectures* and *weak memory models*. We high-lighted what we think to be the main concepts that should be precisely defined so as to provide formal weak memory models, namely globality of rfmaps and preserved program order.

In this framework, written in the Coq proof assistant [12], we have implemented classical formal models such as Sc and Tso which we proved equivalent to the native ones, namely SC [17] and Sparc TSO [1]. We provided a formal description of barriers power at section 3.1, together with a result on their placement in the code, which allowed us to retrieve the incremental description of Sparc TSO from two weaker models, which implementations we have sketched. Thus, we illustrated the power of barriers as restoring a memory model from a *weaker* one, as defined at section 2.

As described at section 2.4 we provide an executable version of our framework written in OCaml, memevents, which exhaustively outputs all *valid* – in a sense we defined formally at section 2 – executions of a test run on a particular architecture, together with a testing tool *litmus*, which allows us to run the same tests on particular hardware, so as to compare our model and a given machine.

These framework and tools, together we the testing methodology we provide at section 2.4 allowed us to provide a model for the Power architecture, which has been observed to be *valid* and *accurate* – in a sense that we defined at section 2.4 – with respect to the hardware.

Thus, we have provided a formal theory - together with precise vocabulary as required by recent work on memory models [14] - which we believe to have proved useful on current architectures, via our simulation and testing tools.

### 7.2 Status of writes

We consider, in our framework, the writes to be *non-atomic* as opposed to previous generic studies [11]. To do so, we do not impose that communication through memory – which are depicted by our  $\xrightarrow{\text{rf}}$  relations – are visible to all processors.

Moreover, we rely on a particular notion of a write being *performed*, which is inspired by the *globally performed* notion from [15]. This is not the most fine grain notion of performed, as one may distinguish between *performed in storage* and *performed in memory* [19], or between *performed with respect to a processor* and *performed with respect to all processors* [5]. However, this has proved to be enough to highlight precise and fundamental notions to reason about several modern memory models, and to provide an accurate yet simple attempt at defining a model for the Power architecture including barriers semantics.

As underlined in the section 6.1, we believe we need to extend our framework so as to provide a model that is not only valid but also easy to program above, as well as to handle an accurate description of locks implementation as proposed in the Power documentation [5].

## Acknowledgments

We thank Assia Mahboubi and Vincent Siles for help and advices on the Coq development. We thank Damien Doligez and Xavier Leroy for valuable discussions.

This work made use of the facilities of HPCx, the UK's national highperformance computing service, which is provided by EPCC at the University of Edinburgh and by STFC Daresbury Laboratory, and funded by the Department for Innovation, Universities and Skills through EPSRC's High End Computing Programme.

### References

- [1] The Sparc Architecture Manual Version 8, 1992. http://www.sparc.org/standards/V8.pdf.
- [2] The Sparc Architecture Manual Version 9, 1994. http://www.sparc.org/standards/V9.pdf.
- [3] Power ISA Version 2.05. October 2007. http://www.power.org/resources/reading/PowerISA\_V2.05.pdf.
- [4] Intel 64 and IA-32 Architectures Software Developer's Manual, Vol. 3A. Intel Corporation, March 2009. rev. 30.
- [5] Power ISA Version 2.06. January 2009. http://www.power.org/resources/reading/PowerISA\_V2.06\_PUBLIC.pdf.
- [6] Intel 64 Architecture Memory Ordering White Paper. August 2007.
- [7] A. Adir, H. Attiya, and G. Shurek. Information-Flow Models for Shared Memory with an Application to the PowerPC Architecture. *IEEE Trans*actions on Parallel and Distributed Systems, May 2003.
- [8] S. V. Adve and K. Gharachorloo. Shared memory consistency models: A tutorial. 1996.
- [9] J. Alglave, A. Fox, S. Ishtiaq, M. O. Myreen, S. Sarkar, P. Sewell, and F. Zappa Nardelli. The semantics of Power and ARM multiprocessor machine code. In *Proc. DAMP 2009*, January 2009.
- [10] Alpha Architecture Reference Manual, Fourth Edition, 2002. download.majix.org/dec/alpha\_arch\_ref.pdf.
- [11] Arvind and J.-W. Maessen. Memory model = instruction reordering + store atomicity. In *Proc. ISCA 2006*, June 2006.
- [12] Y. Bertot and P. Casteran. Interactive Theorem Proving and Program Development: Coq'Art: The Calculus of Inductive Constructions. Springer Verlag, EATCS Texts in Theoretical Computer Science.
- [13] H.-J. Boehm and S.V. Adve. Foundations of the C++ concurrency memory model. In *Proc. PLDI*, 2008.

- [14] S. Burckhardt and M. Musuvathi. Memory model safety of programs. In ECA-2, 2008.
- [15] M. Dubois and C. Scheurich. Memory access dependencies in share-memory multiprocessors. *IEEE Transactions on Software Engineering*, 16(6), June 1990.
- [16] K. Gharachorloo. Memory consistency models for shared-memory multiprocessors. WRL Research Report, 95(9), 1995.
- [17] L. Lamport. How to make a correct multiprocess program execute correctly on a multiprocessor. *IEEE Trans. Comput.*, 46(7):779–782, 1979.
- [18] S. Sarkar, P. Sewell, F. Zappa Nardelli, S. Owens, T. Ridge, T. Braibant, M. Myreen, and J. Alglave. The semantics of x86-CC multiprocessor machine code. In *Proc. POPL 2009*, January 2009.
- [19] J. M. Stone and R. P. Fitzgerald. Storage in the PowerPC. *IEEE Micro*, 1995.



#### Centre de recherche INRIA Paris – Rocquencourt Domaine de Voluceau - Rocquencourt - BP 105 - 78153 Le Chesnay Cedex (France)

Centre de recherche INRIA Bordeaux – Sud Ouest : Domaine Universitaire - 351, cours de la Libération - 33405 Talence Cedex Centre de recherche INRIA Grenoble – Rhône-Alpes : 655, avenue de l'Europe - 38334 Montbonnot Saint-Ismier Centre de recherche INRIA Lille – Nord Europe : Parc Scientifique de la Haute Borne - 40, avenue Halley - 59650 Villeneuve d'Ascq Centre de recherche INRIA Nancy – Grand Est : LORIA, Technopôle de Nancy-Brabois - Campus scientifique 615, rue du Jardin Botanique - BP 101 - 54602 Villers-lès-Nancy Cedex Centre de recherche INRIA Rennes – Bretagne Atlantique : IRISA, Campus universitaire de Beaulieu - 35042 Rennes Cedex Centre de recherche INRIA Saclay – Île-de-France : Parc Orsay Université - ZAC des Vignes : 4, rue Jacques Monod - 91893 Orsay Cedex Centre de recherche INRIA Sophia Antipolis – Méditerranée : 2004, route des Lucioles - BP 93 - 06902 Sophia Antipolis Cedex

> Éditeur INRIA - Domaine de Voluceau - Rocquencourt, BP 105 - 78153 Le Chesnay Cedex (France) http://www.inria.fr ISSN 0249-6399