A formally verified compiler back-end
Xavier Leroy

To cite this version:


HAL Id: inria-00360768
https://inria.hal.science/inria-00360768v3
Submitted on 14 Nov 2009

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
A formally verified compiler back-end

Xavier Leroy

Received: 21 July 2009 / Accepted: 22 October 2009

Abstract This article describes the development and formal verification (proof of semantic preservation) of a compiler back-end from Cminor (a simple imperative intermediate language) to PowerPC assembly code, using the Coq proof assistant both for programming the compiler and for proving its soundness. Such a verified compiler is useful in the context of formal methods applied to the certification of critical software: the verification of the compiler guarantees that the safety properties proved on the source code hold for the executable compiled code as well.

Keywords Compiler verification · semantic preservation · program proof · formal methods · compiler transformations and optimizations · the Coq theorem prover

1 Introduction

Can you trust your compiler? Compilers are generally assumed to be semantically transparent: the compiled code should behave as prescribed by the semantics of the source program. Yet, compilers—and especially optimizing compilers—are complex programs that perform complicated symbolic transformations. Despite intensive testing, bugs in compilers do occur, causing the compiler to crash at compile time or—much worse—to silently generate an incorrect executable for a correct source program [67, 65, 31].

For low-assurance software, validated only by testing, the impact of compiler bugs is low: what is tested is the executable code produced by the compiler; rigorous testing should expose compiler-introduced errors along with errors already present in the source program. Note, however, that compiler-introduced bugs are notoriously difficult to track down. Moreover, test plans need to be made more complex if optimizations are to be tested: for example, loop unrolling introduces additional limit conditions that are not apparent in the source loop.

The picture changes dramatically for safety-critical, high-assurance software. Here, validation by testing reaches its limits and needs to be complemented or even replaced by the use of formal methods: model checking, static analysis, program proof, etc..
Almost universally, formal methods are applied to the source code of a program. Bugs in the compiler that is used to turn this formally verified source code into an executable can potentially invalidate all the guarantees so painfully obtained by the use of formal methods. In a future where formal methods are routinely applied to source programs, the compiler could appear as a weak link in the chain that goes from specifications to executables.

The safety-critical software industry is aware of these issues and uses a variety of techniques to alleviate them: even more testing (of the compiler and of the generated executable); turning compiler optimizations off; and in extreme cases, conducting manual code reviews of the generated assembly code. These techniques do not fully address the issue and are costly in terms of development time and program performance.

An obviously better approach is to apply formal methods to the compiler itself in order to gain assurance that it preserves the semantics of the source programs. Many different approaches have been proposed and investigated, including on-paper and on-machine proofs of semantic preservation, proof-carrying code, credible compilation, translation validation, and type-preserving compilers. (These approaches are compared in section 2.)

For the last four years, we have been working on the development of a realistic, verified compiler called Compert. By verified, we mean a compiler that is accompanied by a machine-checked proof that the generated code behaves exactly as prescribed by the semantics of the source program (semantic preservation property). By realistic, we mean a compiler that could realistically be used in the context of production of critical software. Namely, it compiles a language commonly used for critical embedded software: not Java, not ML, not assembly code, but a large subset of the C language. It produces code for a processor commonly used in embedded systems, as opposed e.g. to a virtual machine: we chose the PowerPC because it is popular in avionics. Finally, the compiler must generate code that is efficient enough and compact enough to fit the requirements of critical embedded systems. This implies a multi-pass compiler that features good register allocation and some basic optimizations.

This paper reports on the completion of a large part of this program: the formal verification of a lightly-optimizing compiler back-end that generates PowerPC assembly code from a simple imperative intermediate language called Cminor. This verification is mechanized using the Coq proof assistant. Another part of this program—the verification of a compiler front-end translating a subset of C called Clight down to Cminor—has also been completed and is described separately.

While there exists a considerable body of earlier work on machine-checked correctness proofs of parts of compilers (see section 1 for a review), our work is novel in two ways. First, published work tends to focus on a few parts of a compiler, such as optimizations and the underlying static analyses or translation of a high-level language to virtual machine code. In contrast, our work emphasizes end-to-end verification of a complete compilation chain from a structured imperative language down to assembly code through 6 intermediate languages. We found that many of the non-optimizing translations performed, while often considered obvious in compiler literature, are surprisingly tricky to prove correct formally.

Another novelty of this work is that most of the compiler is written directly in the Coq specification language, in a purely functional style. The executable compiler is obtained by automatic extraction of Caml code from this specification. This approach is an attractive alternative to writing the compiler in a conventional programming language, then using a program logic to relate it with its specifications. This approach
The passes and intermediate languages of Compcert.

has never been applied before to a program of the size and complexity of an optimizing compiler.

The complete source code of the Coq development, extensively commented, is available on the Web [58]. We take advantage of this availability to omit proofs and a number of low-level details from this article, referring the interested reader to the Coq development instead. The purpose of this article is to give a high-level presentation of a verified back-end, with just enough details to enable readers to apply similar techniques in other contexts. The general perspective we adopt is to revisit classic compiler technology from the viewpoint of the semanticist, in particular by distinguishing clearly between the correctness-relevant and the performance-relevant aspects of compilation algorithms, which are inextricably mixed in compiler literature.

The remainder of this article is organized as follows. Section 2 formalizes various approaches to establishing trust in the results of compilation. Section 3 presents the main aspects of the development that are shared between all passes of the compiler: the value and memory models, labeled transition semantics, proofs by simulation diagrams. Sections 4 and 13 define the semantics of our source language \textsl{Cminor} and our target language \textsl{PPC}, respectively. The bulk of this article (sections 5 to 14) is devoted to the description of the successive passes of the compiler, the intermediate languages they operate on, and their soundness proofs. (Figure 1 summarizes the passes and the intermediate languages.) Experimental data on the Coq development and on the executable compiler extracted from it are presented in sections 15 and 16. Section 17 discusses some of the design choices and possible extensions. Related work is discussed in section 18, followed by concluding remarks in section 19.

2 General framework

2.1 Notions of semantic preservation

Consider a source program \(S\) and a compiled program \(C\) produced by a compiler. Our aim is to prove that the semantics of \(S\) was preserved during compilation. To make this notion of semantic preservation precise, we assume given semantics for the source language \(L_s\) and the target language \(L_t\). These semantics associate one or several observable behaviors \(B\) to \(S\) and \(C\). Typically, observable behaviors include termination,
divergence, and “going wrong” on executing an undefined computation. (In the remainder of this work, behaviors also contain traces of input-output operations performed during program execution.) We write \( S \Downarrow B \) to mean that program \( S \) executes with observable behavior \( B \), and likewise for \( C \).

The strongest notion of semantic preservation during compilation is that the source program \( S \) and the compiled code \( C \) have exactly the same sets of observable behaviors—a standard bisimulation property:

**Definition 1 (Bisimulation)** \( \forall B, S \Downarrow B \iff C \Downarrow B \).

Definition 1 is too strong to be usable as our notion of semantic preservation. If the source language is not deterministic, compilers are allowed to select one of the possible behaviors of the source program. (For instance, C compilers choose one particular evaluation order for expressions among the several orders allowed by the C specifications.) In this case, \( C \) will have fewer behaviors than \( S \). To account for this degree of freedom, we can consider a backward simulation, or refinement, property:

**Definition 2 (Backward simulation)** \( \forall B, C \Downarrow B \implies S \Downarrow B \).

Definitions 1 and 2 imply that if \( S \) always goes wrong, so does \( C \). Several desirable optimizations violate this requirement. For instance, if \( S \) contains an integer division whose result is unused, and this division can cause \( S \) to go wrong because its second argument is zero, dead code elimination will result in a compiled program \( C \) that does not go wrong on this division. To leave more flexibility to the compiler, we can therefore restrict the backward simulation property to *safe* source programs. A program \( S \) is safe, written \( \text{Safe}(S) \), if none of its possible behaviors is in the set \( \text{Wrong} \) of “going wrong” behaviors (\( S \Downarrow B \implies B \notin \text{Wrong} \)).

**Definition 3 (Backward simulation for safe programs)** If \( \text{Safe}(S) \), then \( \forall B, C \Downarrow B \implies S \Downarrow B \).

In other words, if \( S \) cannot go wrong (a fact that can be established by formal verification or static analysis of \( S \)), then neither does \( C \); moreover, all observable behaviors of \( C \) are acceptable behaviors of \( S \).

An alternative to backward simulation (definitions 2 and 3) is forward simulation properties, showing that all possible behaviors of the source program are also possible behaviors of the compiled program:

**Definition 4 (Forward simulation)** \( \forall B, S \Downarrow B \implies C \Downarrow B \).

**Definition 5 (Forward simulation for safe programs)** \( \forall B \notin \text{Wrong}, S \Downarrow B \implies C \Downarrow B \).

In general, forward simulations are easier to prove than backward simulations (by structural induction on an execution of \( S \)), but less informative: even if forward simulation holds, the compiled code \( C \) could have additional, undesirable behaviors beyond those of \( S \). However, this cannot happen if \( C \) is deterministic, that is, if it admits only one observable behavior \( (C \Downarrow B_1 \land C \Downarrow B_2 \implies B_1 = B_2) \). This is the case if the target language \( L_t \) has no internal non-determinism (programs change their behaviors only in response to different inputs but not because of internal choices) and the execution environment is deterministic (inputs given to programs are uniquely determined by their
previous outputs. In this case, it is easy to show that “forward simulation” implies “backward simulation”, and “forward simulation for safe programs” implies “backward simulation for safe programs”. The reverse implications hold if the source program is deterministic. Figure 2 summarizes the logical implications between the various notions of semantic preservation.

From a formal methods perspective, what we are really interested in is whether the compiled code satisfies the functional specifications of the application. Assume that such a specification is given as a predicate $\text{Spec}(B)$ of the observable behavior. Further assume that the specification rules out “going wrong” behaviors: $\text{Spec}(B) \Rightarrow B \notin \text{Wrong}$. We say that $C$ satisfies the specification, and write $C \models \text{Spec}$, if all behaviors of $C$ satisfy $\forall B, C \downarrow B = \Rightarrow \text{Spec}(B))$. The expected soundness property of the compiler is that it preserves the fact that the source code $S$ satisfies the specification, a fact that has been established separately by formal verification of $S$.

**Definition 6 (Preservation of a specification)** $S \models \text{Spec} \implies C \models \text{Spec}.$

It is easy to show that “backward simulation for safe programs” implies “preservation of a specification” for all specifications $\text{Spec}$. In general, the latter property is weaker than the former property. For instance, if the specification of the application is “print a prime number”, and $S$ prints 7, and $C$ prints 11, the specification is preserved but backward simulation does not hold. Therefore, definition 6 leaves more liberty for compiler optimizations that do not preserve semantics in general, but are correct for specific programs. However, it has the marked disadvantage of depending on the specifications of the application, so that changes in the latter can require the proof of preservation to be redone.

A special case of preservation of a specification, of considerable historical importance, is the preservation of type and memory safety, which we can summarize as “if $S$ does not go wrong, neither does $C$”:

**Definition 7 (Preservation of safety)** $\text{Safe}(S) \implies \text{Safe}(C).$

---

1 Section 13.3 formalizes this notion of deterministic execution environment by, in effect, restricting the set of behaviors $B$ to those generated by a transition function that responds to the outputs of the program.
Combined with a separate check that $S$ is well-typed in a sound type system, this property implies that $C$ executes without memory violations. Type-preserving compilation [22, 71, 21] obtains this guarantee by different means: under the assumption that $S$ is well typed, $C$ is proved to be well-typed in a sound type system, ensuring that it cannot go wrong. Having proved a semantic preservation property such as definitions 3 or 6 provides the same guarantee without having to equip the target and intermediate languages with sound type systems and to prove type preservation for the compiler.

In summary, the approach we follow in this work is to prove a “forward simulation for safe programs” property (sections 5 to 14), and combine it with a separate proof of determinism for the target language (section 13.3), the latter proof being particularly easy since the target is a single-threaded assembly language. Combining these two proofs, we obtain that all specifications are preserved, in the sense of definition 6, which is the result that matters for users of the compiler who practice formal verification at the source level.

2.2 Verified compilers, validated compilers, and certifying compilers

We now discuss several approaches to establishing that a compiler preserves semantics of the compiled programs, in the sense of section 2.1. In the following, we write $S \approx C$, where $S$ is a source program and $C$ is compiled code, to denote one of the semantic preservation properties 1 to 7 of section 2.1.

2.2.1 Verified compilers

We model the compiler as a total function $Comp$ from source programs to either compiled code (written $Comp(S) = \text{OK}(C)$) or a compile-time error (written $Comp(S) = \text{Error}$). Compile-time errors correspond to cases where the compiler is unable to produce code, for instance if the source program is incorrect (syntax error, type error, etc.), but also if it exceeds the capacities of the compiler (see section 12 for an example).

**Definition 8 (Verified compiler)** A compiler $Comp$ is said to be verified if it is accompanied with a formal proof of the following property:

$$\forall S, C, \quad Comp(S) = \text{OK}(C) \implies S \approx C$$

In other words, a verified compiler either reports an error or produces code that satisfies the desired semantic preservation property. Notice that a compiler that always fails ($Comp(S) = \text{Error}$ for all $S$) is indeed verified, although useless. Whether the compiler succeeds to compile the source programs of interest is not a soundness issue, but a quality of implementation issue, which is addressed by non-formal methods such as testing. The important feature, from a formal methods standpoint, is that the compiler never silently produces incorrect code.

Verifying a compiler in the sense of definition 8 amounts to applying program proof technology to the compiler sources, using one of the properties defined in section 2 as the high-level specification of the compiler.
In the translation validation approach\cite{83, 76} the compiler does not need to be verified. Instead, the compiler is complemented by a validator: a boolean-valued function \( \text{Validate}(S, C) \) that verifies the property \( S \approx C \) \textit{a posteriori}. If \( \text{Comp}(S) = \text{OK}(C) \) and \( \text{Validate}(S, C) = \text{true} \), the compiled code \( C \) is deemed trustworthy. Validation can be performed in several ways, ranging from symbolic interpretation and static analysis of \( S \) and \( C \)\cite{76, 87, 44, 93, 94} to the generation of verification conditions followed by model checking or automatic theorem proving\cite{83, 95, 4}. The property \( S \approx C \) being undecidable in general, validators must err on the side of caution and should reply \textit{false} if they cannot establish \( S \approx C \).

Translation validation generates additional confidence in the correctness of the compiled code but by itself does not provide formal guarantees as strong as those provided by a verified compiler: the validator could itself be unsound.

**Definition 9 (Verified validator)** A validator \( \text{Validate} \) is said to be verified if it is accompanied with a formal proof of the following property:

\[
\forall S, C, \quad \text{Validate}(S, C) = \text{true} \implies S \approx C
\]  

The combination of a verified validator \( \text{Validate} \) with an unverified compiler \( \text{Comp} \) does provide formal guarantees as strong as those provided by a verified compiler. Such a combination calls the validator after each run of the compiler, reporting a compile-time error if validation fails:

\[
\text{Comp}'(S) =
\begin{align*}
&\text{match } \text{Comp}(S) \text{ with} \\
&| \text{Error} \rightarrow \text{Error} \\
&| \text{OK}(C) \rightarrow \text{if } \text{Validate}(S, C) \text{ then } \text{OK}(C) \text{ else Error}
\end{align*}
\]

If the source and target languages are identical, as is often the case for optimization passes, we also have the option to return the source code unchanged if validation fails, in effect turning off a potentially incorrect optimization:

\[
\text{Comp}''(S) =
\begin{align*}
&\text{match } \text{Comp}(S) \text{ with} \\
&| \text{Error} \rightarrow \text{OK}(S) \\
&| \text{OK}(C) \rightarrow \text{if } \text{Validate}(S, C) \text{ then } \text{OK}(C) \text{ else } \text{OK}(S)
\end{align*}
\]

**Theorem 1** If \( \text{Validate} \) is a verified validator in the sense of definition\cite{83}, \( \text{Comp}' \) and \( \text{Comp}'' \) are verified compilers in the sense of definition\cite{83}.

Verification of a translation validator is therefore an attractive alternative to the verification of a compiler, provided the validator is smaller and simpler than the compiler.

In the presentation above, the validator receives undecorated source and compiled codes as arguments. In practice, the validator can also take advantage of additional information generated by the compiler and transmitted to the validator as part of \( C \) or separately. For instance, the validator of\cite{87} exploits debugging information to suggest

---

\(^2\) This conservatism doesn’t necessarily render validators incomplete: a validator can be complete with respect to a particular code transformation or family of transformations.
a correspondence between program points and between variables of $S$ and $C$. Credible compilation [86] carries this approach to the extreme: the compiler is supposed to annotate $C$ with a full proof of $S \approx C$, so that translation validation reduces to proof checking.

2.2.3 Proof-carrying code and certifying compilers

The proof-carrying code (PCC) approach [75, 2, 33] does not attempt to establish semantic preservation between a source program and some compiled code. Instead, PCC focuses on the generation of independently-checkable evidence that the compiled code $C$ satisfies a behavioral specification $\text{Spec}$ such as type and memory safety. PCC makes use of a certifying compiler, which is a function $CComp$ that either fails or returns both a compiled code $C$ and a proof $\pi$ of the property $C \models \text{Spec}$. The proof $\pi$, also called a certificate, can be checked independently by the code user; there is no need to trust the code producer, nor to formally verify the compiler itself.

In a naive view of PCC, the certificate $\pi$ generated by the compiler is a full proof term and the client-side verifier is a general-purpose proof checker. In practice, it is sufficient to generate enough hints so that such a full proof can be reconstructed cheaply on the client side by a specialized checker [78]. If the property of interest is type safety, PCC can reduce to type-checking of compiled code, as in Java bytecode verification [90] or typed assembly language [72]: the certificate $\pi$ reduces to type annotations, and the client-side verifier is a type checker.

In the original PCC design, the certifying compiler is specialized for a fixed property of programs (e.g. type and memory safety), and this property is simple enough to be established by the compiler itself. For richer properties, it becomes necessary to provide the certifying compiler with a certificate that the source program $S$ satisfies the property. It is also possible to make the compiler generic with respect to a family of program properties. This extension of PCC is called proof-preserving compilation in [89] and certificate translation in [7, 8].

In all cases, it suffices to formally verify the client-side checker to obtain guarantees as strong as those obtained from compiler verification. Symmetrically, a certifying compiler can be constructed (at least theoretically) from a verified compiler. Assume that $\text{Comp}$ is a verified compiler, using definition 6 as our notion of semantic preservation, and further assume that the verification was conducted with a proof assistant that produces proof terms, such as Coq. Let $\Pi$ be a proof term for the semantic preservation theorem of $\text{Comp}$, namely

$$\Pi : \forall S, C, \quad \text{Comp}(S) = \text{OK}(C) \implies S \models \text{Spec} \implies C \models \text{Spec}$$

Via the Curry-Howard isomorphism, $\Pi$ is a function that takes $S$, $C$, a proof of $\text{Comp}(S) = \text{OK}(C)$ and a proof of $S \models \text{Spec}$, and returns a proof of $C \models \text{Spec}$. A certifying compiler of the proof-preserving kind can then be defined as follows:

$$CComp(S : \text{Source}, \pi_S : S \models \text{Spec}) =$$

```
match Comp(S) with
| Error -> Error
| OK(C) -> OK(C, \Pi S C \pi_{eq} \pi_S)
```

(Here, $\pi_{eq}$ is a proof term for the proposition $\text{Comp}(S) = \text{OK}(C)$, which trivially holds in the context of the $\text{match}$ above. Actually building this proof term in Coq requires
additional baggage in the definition above that we omitted for simplicity.) The accompanying client-side checker is the Coq proof checker. While the certificate produced by CComp is huge (it contains a proof of soundness for the compilation of all source programs, not just for S), it could perhaps be specialized for S and C using partial evaluation techniques.

2.3 Composition of compilation passes

Compilers are naturally decomposed into several passes that communicate through intermediate languages. It is fortunate that verified compilers can also be decomposed in this manner.

Let Comp₁ and Comp₂ be compilers from languages L₁ to L₂ and L₂ to L₃, respectively. Assume that the semantic preservation property ≈ is transitive. (This is true for all properties considered in section 2.1.) Consider the monadic composition of Comp₁ and Comp₂:

\[
\text{Comp}(S) = \begin{cases} 
\text{match } \text{Comp}_1(S) \text{ with} \\
\mid \text{Error} \rightarrow \text{Error} \\
\mid \text{OK}(I) \rightarrow \text{Comp}_2(I) 
\end{cases}
\]

Theorem 2 If the compilers Comp₁ and Comp₂ are verified, so is their monadic composition Comp.

2.4 Summary

The conclusions of this discussion are simple and define the methodology we have followed to verify the Compcert compiler back-end.

1. Provided the target language of the compiler has deterministic semantics, an appropriate specification for the soundness proof of the compiler is the combination of definitions 5 (forward simulation for safe source programs) and 8 (verified compiler), namely

\[
\forall S, C, B / \notin \text{Wrong}, \quad \text{Comp}(S) = \text{OK}(C) \land S \Downarrow B \implies C \Downarrow B
\]

2. A verified compiler can be structured as a composition of compilation passes, as is commonly done for conventional compilers. Each pass can be proved sound independently. However, all intermediate languages must be given appropriate formal semantics.

3. For each pass, we have a choice between proving the code that implements this pass or performing the transformation via untrusted code, then verifying its results using a verified validator. The latter approach can reduce the amount of code that needs to be proved. In our experience, the verified validator approach is particularly effective for advanced optimizations, but less so for nonoptimizing translation passes and basic dataflow optimizations. Therefore, we did not use this approach for the compilation passes presented in this article, but elected to prove directly the soundness of these passes.3

3 However, a posteriori validation with a verified validator is used for some auxiliary heuristics such as graph coloring during register allocation (section 8.2) and node enumeration during CFG linearization (section 10.2).
4. Finally, provided the proof of (i) is carried out in a prover such as Coq that generates proof terms and follows the Curry-Howard isomorphism, it is at least theoretically possible to use the verified compiler in a context of proof-carrying code.

3 Infrastructure

This section describes elements of syntax, semantics and proofs that are used throughout the Compcert development.

3.1 Programs

The syntax of programs in the source, intermediate and target languages share the following common shape.

Programs:

\[ P ::= \{ \text{vars} = id_1 = \text{data}_1^*; \ldots; id_n = \text{data}_n^*; \text{functs} = id_1 = Fd_1; \ldots; id_n = Fd_n; \text{main} = id \} \]

Function definitions:

\[ Fd ::= \text{internal}(F) \mid \text{external}(Fe) \]

Definitions of internal functions:

\[ F ::= \{ \text{sig} = sig; \text{body} = \ldots; \ldots \} \quad \text{(language-dependent)} \]

Declarations of external functions:

\[ Fe ::= \{ \text{tag} = id; \text{sig} = sig \} \]

Initialization data for global variables:

\[ \text{data} ::= \text{reserve}(n) \mid \text{int8}(n) \mid \text{int16}(n) \mid \text{int32}(n) \mid \text{float32}(f) \mid \text{float64}(f) \]

Function signatures:

\[ \text{sig} ::= \{ \text{args} = \bar{\tau}; \text{res} = (\tau \mid \text{void}) \} \]

Types:

\[ \tau ::= \text{int} \quad \text{integers and pointers} \]
\[ | \text{float} \quad \text{floating-point numbers} \]

A program is composed of a list of global variables with their initialization data, a list of functions, and the name of a distinguished function that constitutes the program entry point (like \text{main} in C). Initialization data is a sequence of integer or floating-point constants in various sizes, or \text{reserve}(n) to denote \( n \) bytes of uninitialized storage.

Two kinds of function definitions \( Fd \) are supported. Internal functions \( F \) are defined within the program. The precise contents of an internal function depends on the language considered, but include at least a signature \( \text{sig} \) giving the number and types of parameters and results and a body defining the computation (e.g. as a statement in \text{Cminor} or a list of instructions in \text{PPC}). An external function \( Fe \) is not defined within the program, but merely declared with an external name and a signature. External functions are intended to model input/output operations or other kinds of system calls. The observable behavior of the program will be defined in terms of a trace of invocations of external functions (see section 3.4).
The types $\tau$ used in function signatures and in other parts of Compcert are extremely coarse: we only distinguish between integers or pointers on the one hand (type `int`) and floating-point numbers on the other hand (type `float`). In particular, we make no attempt to track the type of data pointed to by a pointer. These “types” are best thought of as hardware register classes. Their main purpose is to guide register allocation and help determine calling conventions from the signature of the function being called.

Each compilation pass is presented as a total function $\text{transf} : F_1 \rightarrow (\text{OK}(F_2) \mid \text{Error}(\text{msg}))$ where $F_1$ and $F_2$ are the types of internal functions for the source and target languages (respectively) of the compilation pass. Such transformation functions are generically extended to function definitions by taking $\text{transf}(F_{\text{d}}) = \text{OK}(F_{\text{d}}')$ for all $i$.

3.2 Values and memory states

The dynamic semantics of the Compcert languages manipulate values that are the discriminated union of 32-bit integers, 64-bit IEEE double precision floats, pointers, and a special `undef` value denoting in particular the contents of uninitialized memory. Pointers are composed of a block identifier $b$ and a signed byte offset $\delta$ within this block.

Values: \[
\begin{align*}
v &::= \text{int}(n) & 32\text{-bit machine integer} \\
&| \text{float}(f) & 64\text{-bit floating-point number} \\
&| \text{ptr}(b, \delta) & \text{pointer} \\
&| \text{undef} & 
\end{align*}
\]

Memory blocks: $b \in \mathbb{Z}$ block identifiers

Block offsets: $\delta ::= n$ byte offset within a block (signed)

Values are assigned types in the obvious manner:

\[
\begin{align*}
\text{int}(n) &::= \text{int} \quad \text{float}(f) ::= \text{float} \\
\text{ptr}(b, \delta) &::= \text{int} \\
\text{undef} &::= \tau \text{ for all } \tau
\end{align*}
\]

The memory model used in our semantics is detailed in [59]. Memory states $M$ are modeled as collections of blocks separated by construction and identified by (mathematical) integers $b$. Each block has lower and upper bounds $L(M, b)$ and $H(M, b)$, fixed at allocation time, and associates values to byte offsets $\delta \in [L(M, b), H(M, b))$.

The basic operations over memory states are:

- $\text{alloc}(M, l, h) = (b, M')$: allocate a fresh block with bounds $[l, h)$, of size $(h - l)$ bytes; return its identifier $b$ and the updated memory state $M'$.
- $\text{store}(M, \kappa, b, \delta, v) = [M']$: store value $v$ in the memory quantity $\kappa$ of block $b$ at offset $\delta$; return update memory state $M'$.
- $\text{load}(M, \kappa, b, \delta) = [v]$: read the value $v$ contained in the memory quantity $\kappa$ of block $b$ at offset $\delta$.
- $\text{free}(M, b) = M'$: free (invalidate) the block $b$ and return the updated memory $M'$.

The memory quantities $\kappa$ involved in $\text{load}$ and $\text{store}$ operations represent the kind, size and signedness of the datum being accessed:
Memory quantities: \( \kappa ::= \text{int8signed} | \text{int8unsigned} | \text{int16signed} \\
| \text{int16unsigned} | \text{int32} | \text{float32} | \text{float64} \)

The load and store operations may fail when given an invalid block \( b \) or an out-of-bounds offset \( \delta \). Therefore, they return option types, with \( [v] \) (read: “some \( v \)”) denoting success with result \( v \), and \( \emptyset \) (read: “none”) denoting failure. In this particular instance of the memory model of [59], alloc and free never fail. In particular, this means that we assume an infinite memory. This design decision is discussed further in section [7.4].

The four operations of the memory model satisfy a number of algebraic properties stated and proved in [59]. The following “load-after-store” property gives the general flavor of the memory model. Assume \( \text{store}(M_1, \kappa, b, \delta, v) = [M_2] \) and \( \text{load}(M_1, \kappa', b', \delta') = [v'] \). Then,

\[
\text{load}(M_2, \kappa', b', \delta') = \begin{cases} 
\text{cast}(v, \kappa') & \text{if } b' = b \text{ and } \delta' = \delta \text{ and } |\kappa'| = |\kappa|; \\
[v'] & \text{if } b' \neq b \text{ or } \delta + |\kappa| \leq \delta' \text{ or } \delta' + |\kappa'| \leq \delta; \\
\emptyset & \text{otherwise.}
\end{cases}
\]

The \( \text{cast}(v, \kappa') \) function performs truncation or sign-extension of value \( v \) as prescribed by the quantity \( \kappa' \). Note that \( \emptyset \) is returned (instead of a machine-dependent value) in cases where the quantities \( \kappa \) and \( \kappa' \) used for writing and reading disagree, or in cases where the ranges of bytes written \([\delta, \delta + |\kappa|]\) and read \([\delta', \delta' + |\kappa'|]\) partially overlap. This way, the memory model hides the endianness and bit-level representations of integers and floats and makes it impossible to forge pointers from sequences of bytes [59, section 7].

3.3 Global environments

The Compcert languages support function pointers but follow a “Harvard” model where functions and data reside in different memory spaces, and the memory space for functions is read-only (no self-modifying code). We use positive block identifiers \( b \) to refer to data blocks and negative \( b \) to refer to functions via pointers. The operational semantics for the Compcert languages are parameterized by a global environment \( G \) that does not change during execution. A global environment \( G \) maps function blocks \( b < 0 \) to function definitions. Moreover, it maps global identifiers (of functions or global variables) to blocks \( b \). The basic operations over global environments are:

- \( \text{funct}(G, b) = [Fd] \): return the function definition \( Fd \) corresponding to the block \( b < 0 \), if any.
- \( \text{symbol}(G, id) = [b] \): return the block \( b \) corresponding to the global variable or function name \( id \), if any.
- \( \text{globalenv}(P) = G \): construct the global environment \( G \) associated with the program \( P \).
- \( \text{initmem}(P) = M \): construct the initial memory state \( M \) for executing the program \( P \).

The \( \text{globalenv}(P) \) and \( \text{initmem}(P) \) functions model (at a high level of abstraction) the operation of a linker and a program loader. Unique, positive blocks \( b \) are allocated and associated to each global variable (\( id = \text{data}^* \)) of \( P \), and the contents of these
blocks are initialized according to data∗. Likewise, unique, negative blocks b are associated to each function definition (id = Fd) of P. In particular, if the functions of P have unique names, the following equivalence holds:

\[(id, Fd) \in P.functs \iff \exists b < 0. \text{symbol}(\text{globalenv}(P), id) = [b] \wedge \text{funct}(\text{globalenv}(P), b) = [Fd]\]

The allocation of blocks for functions and global variables is deterministic so that convenient commutation properties hold between operations on global environments and per-function transformations of programs as defined in section 3.1.

Lemma 1 Assume \(\text{transf}(P) = \text{OK}(P')\).
- \(\text{initmem}(P') = \text{initmem}(P)\).
- If \(\text{symbol}(\text{globalenv}(P), id) = [b]\), then \(\text{symbol}(\text{globalenv}(P'), id) = [b]\).
- If \(\text{funct}(\text{globalenv}(P), b) = [Fd]\), then there exists a function definition Fd′ such that \(\text{funct}(\text{globalenv}(P'), b) = [Fd']\) and \(\text{transf}(Fd) = \text{OK}(Fd')\).

3.4 Traces

We express the observable behaviors of programs in terms of traces of input-output events, each such event corresponding to an invocation of an external function. An event records the external name of the external function, the values of the arguments provided by the program, and the return value provided by the environment (e.g. the operating system).

Events: \(\nu ::= id(\vec{v}_\nu \mapsto v_\nu)\)

Event values: \(v_\nu ::= \text{int}(n) \mid \text{float}(f)\)

Traces: \(t ::= \epsilon \mid \nu.t \quad \text{finite traces (inductive)}\)
\(T ::= \epsilon \mid \nu.T \quad \text{finite or infinite traces (coinductive)}\)

Behaviors: \(B ::= \text{converges}(t, n) \quad \text{termination with trace } t \text{ and exit code } n\)
\(\mid \text{diverges}(T) \quad \text{divergence with trace } T\)
\(\mid \text{goeswrong}(t) \quad \text{going wrong with trace } t\)

We consider two types of traces: finite traces t for terminating or “going wrong” executions and finite or infinite traces T for diverging executions. Note that a diverging program can generate an empty or finite trace of input-output events (think infinite empty loop).

Concatenation of a finite trace t and a finite trace t′ or infinite trace T is written \(t . t'\) or \(t . T\). It is associative and admits the empty trace \(\epsilon\) as neutral element.

The values that are arguments and results of input-output events are required to be integers or floats. Since external functions cannot modify the memory state, passing them pointer values would be useless. Even with this restriction, events and traces can still model character-based input-output. We encapsulate these restrictions in the following inference rule that defines the effect of applying an external function \(F\vec{e}\) to arguments \(\vec{v}\).
\[ \vec{v} \text{ and } v \text{ are integers or floats} \]

\[ \vec{v} \text{ and } v \text{ agree in number and types with } Fe.\text{sig} \]

\[ t = \text{Fe.tag}(\vec{v} \mapsto v) \]

\[ \vdash \text{Fe}(\vec{v}) \xrightarrow{t} v \]

Note that the result value \( v \) and therefore the trace \( t \) are not completely determined by this rule. We return to this point in section 13.3.

3.5 Transition semantics

The operational semantics for the source, target and intermediate languages of the Compcert back-end are defined as labeled transition systems. The transition relation for each language is written \( G \vdash S \xrightarrow{t} S' \) and denotes one execution step from state \( S \) to state \( S' \) in global environment \( G \). The trace \( t \) denotes the observable events generated by this execution step. Transitions corresponding to an invocation of an external function record the associated event in \( t \). Other transitions have \( t = \epsilon \). In addition to the type of states \( S \) and the transition relation \( G \vdash S \xrightarrow{t} S' \), each language defines two predicates:

- \( \text{initial}(P, S) \): the state \( S \) is an initial state for the program \( P \). Typically, \( S \) corresponds to an invocation of the main function of \( P \) in the initial memory state \( \text{initmem}(P) \).
- \( \text{final}(S, n) \): the state \( S \) is a final state with exit code \( n \). Typically, this means that the program is returning from the initial invocation of its main function, with return value \( \text{int}(n) \).

Executions are modeled classically as sequences of transitions from an initial state to a final state. We write \( G \vdash S \xrightarrow{t_1 +} S' \) to denote one or several transitions (transitive closure), \( G \vdash S \xrightarrow{t_1 +} S'' \) to denote zero, one or several transitions (reflexive transitive closure), and \( G \vdash S \xrightarrow{t} \infty \) to denote an infinite sequence of transitions starting with \( S \). The traces \( t \) (finite) and \( T \) (finite or infinite) are formed by concatenating the traces of elementary transitions. Formally:

\[
\begin{align*}
G \vdash S & \xrightarrow{t_1 +} S' \quad G \vdash S' \xrightarrow{t_2 +} S'' \\
G \vdash S & \xrightarrow{t_1 +} S' \quad G \vdash S' \xrightarrow{t_2 +} S'' \\
G \vdash S & \xrightarrow{t_1 +} S' \quad G \vdash S' \xrightarrow{t} \infty \\
G \vdash S & \xrightarrow{t_1 +} S' \quad G \vdash S' \xrightarrow{t} \infty \\
\end{align*}
\]

As denoted by the double horizontal bar, the inference rule defining \( G \vdash S \xrightarrow{T} \infty \) is to be interpreted coinductively, as a greatest fixpoint. The observable behavior of a program \( P \) is defined as follows. Starting from an initial state, if a finite sequence of reductions with trace \( t \) leads to a final state with exit code \( n \), the program has observable behavior \( \text{converges}(t, n) \). If an infinite sequence of reductions with trace \( T \) is possible, the observable behavior of the program is \( \text{diverges}(T) \). Finally, if the program gets stuck on a non-final state after performing a sequence of reductions with trace \( t \), the behavior is \( \text{goeswrong}(t) \).
The set of “going wrong” behaviors is defined in the obvious manner: \( \text{Wrong} = \{ \text{goes\wrong}(t) \mid t \text{ a finite trace} \} \).

3.6 Program states

The contents of a program state vary from language to language. For the assembly language PPC, a state is just a pair of a memory state and a mapping from processor registers to values (section 13.2). For the other languages of the CompCert back-end, states come in three kinds written \( S \), \( C \) and \( R \).

- Regular states \( S \) correspond to an execution point within an internal function. They carry the function in question and a program point within this function, possibly along with additional language-specific components such as environments giving values to function-local variables.
- Call states \( C \) materialize parameter passing from the caller to the callee. They carry the function definition \( Fd \) being invoked and either a list of argument values or an environment where the argument values can be found at conventional locations.
- Return states \( R \) correspond to returning from a function to its caller. They carry at least the return value or an environment where this value can be found.

All three kinds of states also carry the current memory state as well as a call stack: a list of frames describing the functions in the call chain, with the corresponding program points where execution should be resumed on return, possibly along with function-local environments.

If we project the transition relation on the three-element set \( \{ S, C, R \} \), abstracting away the components carried by the states, we obtain the finite automaton depicted in figure [3]. This automaton is shared by all languages of the CompCert back-end except PPC, and it illustrates the interplay between the three kinds of states. Initial states
are call states with empty call stacks. A call state where the called function is external transitions directly to a return state after generating the appropriate event in the trace. A call state where the called function is internal transitions to a regular state corresponding to the function entry point, possibly after binding the argument values to the parameter variables. Non-call, non-return instructions go from regular states to regular states. A non-call instruction resolves the called function, pushes a return frame on the call stack and transitions to the corresponding call state. A tail call is similar but does not push a return frame. A return instruction transitions to a return state. A return state with a non-empty call stack pops the top return frame and moves to the corresponding regular state. A return state with an empty call stack is a final state.

3.7 Generic simulation diagrams

Consider two languages $L_1$ and $L_2$ defined by their transition semantics as described in section 3.3. Let $P_1$ be a program in $L_1$ and $P_2$ a program in $L_2$ obtained by applying a transformation to $P_1$. We wish to show that $P_2$ preserves the semantics of $P_1$, that is, $P_1 \downarrow B \implies P_2 \downarrow B$ for all behaviors $B \notin \text{wrong}$. The approach we use throughout this work is to construct a relation $S_1 \sim S_2$ between states of $L_1$ and states of $L_2$ and show that it is a forward simulation. First, initial states and final states should be related by $\sim$ in the following sense:

- Initial states: if initial($P_1, S_1$) and initial($P_2, S_2$), then $S_1 \sim S_2$.
- Final states: if $S_1 \sim S_2$ and final($S_1, n$), then final($S_2, n$).

Second, assuming $S_1 \sim S_2$, we need to relate transitions starting from $S_1$ in $L_1$ with transitions starting from $S_2$ in $L_2$. The simplest property that guarantees semantic preservation is the following lock-step simulation property:

Definition 10 Lock-step simulation: if $S_1 \sim S_2$ and $G_1 \vdash S_1 \xrightarrow{t} S'_1$, there exists $S'_2$ such that $G_2 \vdash S_2 \xrightarrow{t} S'_2$ and $S'_1 \sim S'_2$.

($G_1$ and $G_2$ are the global environments corresponding to $P_1$ and $P_2$, respectively.) Figure 4 (top left, shows the corresponding diagram.

Theorem 3 Under hypotheses “initial states”, “final states” and “lock-step simulation”, $P_1 \downarrow B$ and $B \notin \text{wrong}$ imply $P_2 \downarrow B$.

Proof A trivial induction shows that $S_1 \sim S_2$ and $G_1 \vdash S_1 \xrightarrow{t^*} S'_1$ implies the existence of $S'_2$ such that $G_2 \vdash S_2 \xrightarrow{t^*} S'_2$ and $S'_1 \sim S'_2$. Likewise, a trivial coinduction shows that $S_1 \sim S_2$ and $G_1 \vdash S_1 \xrightarrow{T} \infty$ implies $G_2 \vdash S_2 \xrightarrow{T} \infty$. The result follows from the definition of $\downarrow$.

The lock-step simulation hypothesis is too strong for many program transformations of interest, however. Some transformations cause transitions in $P_1$ to disappear in $P_2$, e.g. removal of no-operations, elimination of redundant computations, or branch tunneling. Likewise, some transformations introduce additional transitions in $P_2$, e.g. insertion of spilling and reloading code. Naively, we could try to relax the simulation hypothesis as follows:

Definition 11 Naive “star” simulation: if $S_1 \sim S_2$ and $G_1 \vdash S_1 \xrightarrow{t} S'_1$, there exists $S'_2$ such that $G_2 \vdash S_2 \xrightarrow{t^*} S'_2$ and $S'_1 \sim S'_2$. 
Theorem 4
Under hypotheses "initial states", "final states" and "star simulation",

(Equivalently, part 2 of the definition could be replaced by "or"

Diagrammatically, this hypothesis corresponds to the bottom left part of figure 4.

Definition 12
"Star" simulation: if $S_1 \sim S_2$ and $G_1 \vdash S_1 \xrightarrow{t} S_1'$, either
1. there exists $S'_2$ such that $G_2 \vdash S_2 \xrightarrow{t} S'_2$ and $S'_1 \sim S'_2$,
2. or $|S'_1| < |S_1|$ and there exists $S'_2$ such that $G_2 \vdash S_2 \xrightarrow{t} S'_2$ and $S'_1 \sim S'_2$.

Diagrammatically, this hypothesis corresponds to the bottom left part of figure 4.

(Theorem 4) Under hypotheses "initial states", "final states" and "star simulation",

Proof A trivial induction shows that $S_1 \sim S_2$ and $G_1 \vdash S_1 \xrightarrow{t} S_1'$ implies the existence of $S'_2$ such that $G_2 \vdash S_2 \xrightarrow{t} S'_2$ and $S'_1 \sim S'_2$. This implies the desired result if $B$ is a terminating behavior. For diverging behaviors, we first define (coinductively) the following "measured" variant of the $G_2 \vdash S_2 \xrightarrow{T} \infty$ relation:

\[
G_2 \vdash S_2 \xrightarrow{t} S'_2 \quad G_2 \vdash S'_2, \mu' \xrightarrow{T} \infty
\]

\[
G_2 \vdash S_2, \mu \xrightarrow{T} \infty
\]

\[
G_2 \vdash S_2 \xrightarrow{t} S'_2 \quad \mu' < \mu \quad G_2 \vdash S'_2, \mu' \xrightarrow{T} \infty
\]

\[
G_2 \vdash S_2, \mu \xrightarrow{T} \infty
\]
The second rule permits a number of potentially stuttering steps to be taken, provided the measure \( \mu \) strictly decreases. After a finite number of invocations of this rule, it becomes non applicable and the first rule must be applied, forcing at least one transition to be taken and resetting the measure to an arbitrarily-chosen value. A straightforward coinduction shows that \( G_1 \vdash S_1 \xrightarrow{T} \infty \) and \( S_1 \sim S_2 \) implies \( G_2 \vdash S_2, |S_1| \xrightarrow{T} \infty \). To conclude, it suffices to prove that \( G_2 \vdash S_2, \mu \xrightarrow{t} \infty \) implies \( G_2 \vdash S_2 \xrightarrow{T} \infty \). This follows by coinduction and the following inversion lemma, proved by Noetherian induction over \( \mu \): if \( G_2 \vdash S_2, \mu \xrightarrow{t} \infty \), there exists \( S_2', \mu', t' \) and \( T' \) such that \( G_2 \vdash S_2 \xrightarrow{T} S_2' \) and \( G_2 \vdash S_2', \mu' \xrightarrow{T'} \infty \) and \( T = t, t' \).

Here are two stronger variants of the “star” simulation hypothesis that are convenient in practice. (See figure 4 for the corresponding diagrams.)

**Definition 13** “Plus” simulation: if \( S_1 \sim S_2 \) and \( G_1 \vdash S_1 \xrightarrow{t} S_1' \), there exists \( S_2' \) such that \( G_2 \vdash S_2 \xrightarrow{t} S_2' \) and \( S_1' \sim S_2' \).

**Definition 14** “Option” simulation: if \( S_1 \sim S_2 \) and \( G_1 \vdash S_1 \xrightarrow{t} S_1' \), either

1. there exists \( S_2' \) such that \( G_2 \vdash S_2 \xrightarrow{t} S_2' \) and \( S_1' \sim S_2' \),
2. or \( |S_1'| < |S_1| \) and \( t = \epsilon \) and \( S_1' \sim S_2 \).

Either simulation hypothesis implies the “star” simulation property and therefore semantic preservation per theorem 4.

4 The source language: C minor

The input language of our back-end is called C minor. It is a simple, low-level imperative language, comparable to a stripped-down, typeless variant of C. Another source of inspiration was the C-- intermediate language of Peyton Jones et al. [81]. In the CompCert compilation chain, C minor is the lowest-level language that is still processor independent; it is therefore an appropriate language to start the back-end part of the compiler.

4.1 Syntax

C minor is, classically, structured in expressions, statements, functions and whole programs.

**Expressions:**

\[
a ::= \text{id} \quad \text{reading a local variable} \\
  | \text{cst} \quad \text{constant} \\
  | \text{op}_1(a_1) \quad \text{unary arithmetic operation} \\
  | \text{op}_2(a_1, a_2) \quad \text{binary arithmetic operation} \\
  | \kappa[a_1] \quad \text{memory read at address } a_1 \\
  | a_1 ? a_2 : a_3 \quad \text{conditional expression}
\]

**Constants:**

\[
cst ::= n \mid f \quad \text{integer or float literal} \\
  | \text{addrsymbol}(\text{id}) \quad \text{address of a global symbol} \\
  | \text{addrstack}(\delta) \quad \text{address within stack data}
\]
Unary operators:
\[
op_1 ::= \text{negint} \mid \text{notint} \mid \text{notbool} \quad \text{integer arithmetic}
\| \text{negf} \mid \text{absf} \quad \text{float arithmetic}
\| \text{cast8u} \mid \text{cast8s} \mid \text{cast16u} \mid \text{cast16s} \quad \text{zero and sign extensions}
\| \text{singleoffloat} \quad \text{float truncation}
\| \text{inttofloat} \mid \text{intuoffloat} \quad \text{float-to-int conversions}
\| \text{floatofint} \mid \text{floatofintu} \quad \text{int-to-float conversions}
\]

Binary operators:
\[
op_2 ::= \text{add} \mid \text{sub} \mid \text{mul} \mid \text{div} \mid \text{divu} \mid \text{mod} \mid \text{modu} \quad \text{integer arithmetic}
\| \text{and} \mid \text{or} \mid \text{xor} \mid \text{shl} \mid \text{shr} \mid \text{shru} \quad \text{integer bit operation}
\| \text{addf} \mid \text{subf} \mid \text{mulf} \mid \text{divf} \quad \text{float arithmetic}
\| \text{cmp}(c) \mid \text{cmpu}(c) \mid \text{cmpf}(c) \quad \text{comparisons}
\]

Comparisons:
\[
c ::= \text{eq} \mid \text{ne} \mid \text{gt} \mid \text{ge} \mid \text{lt} \mid \text{le}
\]

Expressions are pure: side-effecting operations such as assignment and function calls are statements, not expressions. All arithmetic and logical operators of C are supported. Unlike in C, there is no overloading nor implicit conversions between types: distinct arithmetic operators are provided over integers and over floats; likewise, explicit conversion operators are provided to convert between floats and integers and perform zero and sign extensions. Memory loads are explicit and annotated with the memory quantity \(\kappa\) being accessed.

Statements:
\[
s ::= \text{skip} \quad \text{no operation}
\| \text{id} = a \quad \text{assignment to a local variable}
\| \kappa[a_1] = a_2 \quad \text{memory write at address } a_1
\| \text{tailcall } a(\vec{a}) : \text{sig} \quad \text{function call}
\| \text{return}(a') \quad \text{function return}
\| s_1; s_2 \quad \text{sequence}
\| \text{if}(a)\{s_1\} \quad \text{conditional}
\| \text{loop}\{s_1\} \quad \text{infinite loop}
\| \text{block}\{s_1\} \quad \text{block delimiting } \text{exit} \text{ constructs}
\| \text{exit}(n) \quad \text{terminate the } (n+1)\text{th} \text{enclosing block}
\| \text{switch}(a)\{\text{tbl}\} \quad \text{multi-way test and exit}
\| \text{lbl} : s \quad \text{labeled statement}
\| \text{goto } \text{lbl} \quad \text{jump to a label}
\]

Switch tables:
\[
\text{tbl} ::= \text{default} : \text{exit}(n)
\| \text{case } i : \text{exit}(n); \text{tbl}
\]

Base statements are \text{skip}, assignment \text{id} = a to a local variable, memory store \(\kappa[a_1] = a_2\) (of the value of \(a_2\) in the quantity \(\kappa\) at address \(a_1\)), function call (with optional assignment of the return value to a local variable), function tail call, and function return (with an optional result). Function calls are annotated with the signatures \text{sig} expected for the called function. A tail call \text{tailcall } a(\vec{a})\text{ is almost equivalent to a regular call immediately followed by a return, except that the tail call deallocates the}
double average(int arr[], int sz) "average"
{
  vars s, i; stacksize 0;
  s = 0.0; i = 0;
  block { loop {
    if (i >= sz) exit(0);
    s += floatofint(float32[arr + i*4]);
    i = i + 1;
  } } return s / sz;
}

Fig. 5 An example of a Cminor function (right) and the corresponding C code (left).

The dynamic semantics of Cminor is defined using a combination of natural semantics for the evaluation of expressions and a labeled transition system in the style of section 3.5 for the execution of statements and functions.
Evaluation of expressions

Figure 6 defines the big-step evaluation of expressions as the judgment $G, \sigma, E, M \vdash a \Rightarrow v$, where $a$ is the expression to evaluate, $v$ its value, $\sigma$ the stack data block, $E$ an environment mapping local variables to values, and $M$ the current memory state. The evaluation rules are straightforward. Most of the semantics is in the definition of the auxiliary functions eval_constant, eval_unop and eval_binop, for which some
representative cases are shown. These functions can return $\emptyset$, causing the expression to be undefined, if for instance an argument of an operator is $\text{undef}$ or of the wrong type. Some operators ($\text{add}$, $\text{sub}$ and $\text{cmp}$) operate both on integers and on pointers.

### 4.2.2 Execution of statements and functions

The labeled transition system that defines the small-step semantics for statements and function invocations follows the general pattern shown in sections 3.3 and 3.6. Program states have the following shape:

Program states: $S ::= S(F, s, k, \sigma, E, M)$ regular state

- $C(Fd, v, k, M)$ call state
- $R(v, k, M)$ return state

Continuations: $k ::= \text{stop}$ initial continuation

- $s; k$ continue with $s$, then do as $k$
- $\text{endblock}(k)$ leave a block, then do as $k$
- $\text{returnto}(id^?, F, \sigma, E, k)$ return to caller

Regular states $S$ carry the currently-executing function $F$, the statement under consideration $s$, the block identifier for the current stack data $\sigma$, and the values $E$ of local variables.

Following a proposal by Appel and Blazy [3], we use continuation terms $k$ to encode both the call stack and the program point within $F$ where the statement $s$ under consideration resides. A continuation $k$ records what needs to be done once $s$ reduces to $\text{skip}$, $\text{exit}$ or $\text{return}$. The $\text{returnto}$ parts of $k$ represent the call stack: they record the local states of the calling functions. The top part of $k$ up to the first $\text{returnto}$ corresponds to an execution context for $s$, represented inside-out in the style of a zipper [45]. For example, the continuation $s; \text{endblock}(...)$ corresponds to the context $\text{block}\{[ ]; s\}$.

Figures 7 and 8 list the rules defining the transition relation $G \vdash S \xrightarrow{.} S'$. The rules in figure 7 address transitions within the currently-executing function. They are roughly of three kinds:

- Execution of an atomic computation step. For example, the rule for assignments transitions from $id = a$ to $\text{skip}$.
- Focusing on the active part of the current statement. For example, the rule for sequences transitions from $(s_1; s_2)$ with continuation $k$ to $s_1$ with continuation $s_2; k$.
- Resuming a continuation that was set apart in the continuation. For instance, one of the rules for $\text{skip}$ transitions from $\text{skip}$ with continuation $s; k$ to $s$ with continuation $k$.

Two auxiliary functions over continuations are defined: $\text{callcont}(k)$ discards the local context part of the continuation $k$, and $\text{findlabel}(lbl, s, k)$ returns a pair $(s', k')$ of the leftmost sub-statement of $s$ labeled $lbl$ and of a continuation $k'$ that extends $k$ with the context surrounding $s'$. The combination of these two functions in the rule for $\text{goto}$ suffices to implement the branching behavior of $\text{goto}$ statements.

Figure 8 lists the transitions involving call states and return states, and defines initial states and final states. The definitions follow the general pattern depicted in figure 3. In particular, initial states are call states to the “main” function of the program, with no arguments and the $\text{stop}$ continuation; symmetrically, final states are return
\[ G \vdash S(F, \text{skip}, (s; k), \sigma, E, M) \vdash S(F, s, k, \sigma, E, M) \]
\[ G \vdash S(F, \text{endblock}(k), \sigma, E, M) \vdash S(F, \text{skip}, k, \sigma, E, M) \]
\[ G, \sigma, E, M \vdash a \Rightarrow v \]
\[ G \vdash S(F, (id = a), k, \sigma, E, M) \vdash S(F, \text{skip}, k, \sigma, E, M) \]
\[ G, \sigma, E, M \vdash a_1 \Rightarrow \text{ptr} \]
\[ G, \sigma, E, M \vdash a_2 \Rightarrow v \quad \text{store}(M, \sigma, b, \delta, v) = [M'] \]
\[ G \vdash S(F, (\text{if}([a_1]) = [a_2]), k, \sigma, E, M) \vdash S(F, \text{skip}, k, \sigma, E, M') \]
\[ G \vdash S(F, (s_1; s_2), k, \sigma, E, M) \vdash S(F, s_1, (s_2; k), \sigma, E, M) \]
\[ G, \sigma, E, M \vdash a \Rightarrow v \quad \text{istrue}(v) \]
\[ G \vdash S(F, (\text{if}([a_1]) \text{ else } [s_2]), k, \sigma, E, M) \vdash S(F, s_1, k, \sigma, E, M) \]
\[ G, \sigma, E, M \vdash a \Rightarrow v \quad \text{iffalse}(v) \]
\[ G \vdash S(F, (\text{switch}([a]))(bbl), k, \sigma, E, M) \vdash S(F, \text{exit}(bbl(n)), k, \sigma, E, M) \]
\[ G \vdash S(F, (bbl : s), k, \sigma, E, M) \vdash S(F, s, k, \sigma, E, M) \]
\[ \text{findlabel}(bbl, \text{Body}, \text{callcont}(k)) = [s', k'] \]
\[ G \vdash S(F, \text{goto } bbl, k, \sigma, E, M) \vdash S(F, s', k, \sigma, E, M) \]
\[ \text{callcont}(s; k) = \text{callcont}(k) \quad \text{callcont}(\text{endblock}(k)) = \text{callcont}(k) \]
\[ \text{callcont}(k) = k \text{ otherwise} \]
\[ \text{findlabel}(bbl, (s_1; s_2), k) = \begin{cases} \text{findlabel}(bbl, s_1, (s_2; k)) & \text{if } \emptyset; \\ \text{findlabel}(bbl, s_2, k) & \text{otherwise} \end{cases} \]
\[ \text{findlabel}(bbl, (\text{if}(a) \text{ else } [s_2]), k) = \begin{cases} \text{findlabel}(bbl, s_1, k) & \text{if } \emptyset; \\ \text{findlabel}(bbl, s_2, k) & \text{otherwise} \end{cases} \]
\[ \text{findlabel}(bbl, \text{loop}(s), k) = \text{findlabel}(bbl, s, (\text{loop}(s); k)) \]
\[ \text{findlabel}(bbl, \text{block}(s), k) = \text{findlabel}(bbl, s, \text{endblock}(k)) \]
\[ \text{findlabel}(bbl, (bbl' : s), k) = [s, k] \]
\[ \text{findlabel}(bbl, (bbl'' : s), k) = \text{findlabel}(bbl, s, k) \text{ if } bbl'' \neq bbl \]

**Fig. 7** Transition semantics for Cminor, part 1: statements.
Fig. 8 Transition semantics for Cminor, part 2: functions, initial states, final states.

4.2.3 Alternate natural semantics for statements and functions

For some applications, it is convenient to have an alternate natural (big-step) operational semantics for Cminor. We have developed such a semantics for the fragment of Cminor that excludes goto and labeled statements. The big-step judgments for terminating executions have the following form:

\[ G, \sigma, E, M \vdash s, E', M' \quad (\text{statements}) \]
\[ G \vdash Fd(\vec{v}), M \Downarrow v, M' \quad (\text{function calls}) \]

\(E'\) and \(M'\) are the local environment and the memory state at the end of the execution; \(t\) is the trace of events generated during execution. Following Huisman and Jacobs [4], the outcome \(s\) indicates how the statement \(s\) terminated; either normally by running to completion (\(out = \text{Normal}\)); or prematurely by executing an \(\text{exit}\) statement (\(out = \text{Exit}(n)\)), return statement (\(out = \text{Return}(v')\) where \(v'\) is the value of the optional argument to \(\text{return}\)), or tailcall statement (\(out = \text{Tailreturn}(v)\)). Additionally, we followed the coinductive approach to natural semantics of Leroy and Grall [47] to define (coinductively) big-step judgments for diverging executions, of the form

\[ G, \sigma, E, M \Downarrow \infty \quad (\text{diverging statements}) \]
\[ G \vdash Fd(\vec{v}), M \Downarrow \infty \quad (\text{diverging function calls}) \]

The definitions of these judgments can be found in the Coq development.
Theorem 5 The natural semantics of Cminor is correct with respect to its transition semantics:

1. If $G \vdash Fd(\vec{v}), M \Rightarrow v, M'$, then $G \vdash C(Fd, \vec{v}, k, M) \xrightarrow{\tau} R(v, k, M')$ for all continuations $k$ such that $k = \text{callcont}(k)$.

2. If $G \vdash Fd(\vec{v}), M \Rightarrow \infty$, then $G \vdash C(Fd, \vec{v}, k, M) \xrightarrow{\tau} \infty$ for all continuations $k$.

4.3 Static typing

Cminor is equipped with a trivial type system having only two types: int and float. (Pointers have static type int.) Function definitions and function calls are annotated with signatures sig giving the number and types of arguments, along with optional result types. All operators are monomorphic; therefore, the types of local variables can be inferred from their uses and are not declared.

The primary purpose of this trivial type system is to facilitate later transformations (see sections 4 and 5); for this purpose, all intermediate languages of Compcert are equipped with similar int-or-float type systems. By themselves, these type systems are too weak to give type soundness properties (absence of run-time type errors). For example, performing an integer addition of two pointers or two undef values is statically well-typed but causes the program to get stuck. Likewise, calling a function whose signature differs from that given at the call site is a run-time error, undetected by the type system; its semantics are not defined and the compiler can (and does) generate incorrect code for this call. It is the responsibility of the Cminor producer to avoid these situations, e.g., by using a richer type system. Nevertheless, the Cminor type system enjoys a type preservation property: values of static type int are always integers, pointers or undef, and values of static type float are always floating-point numbers or undef. This weak soundness property plays a role in the correctness proofs of section 12.3.

5 Instruction selection

The first compilation pass of Compcert rewrites expressions to exploit the combined arithmetic operations and addressing modes of the target processor. To take better advantage of the processor’s capabilities, reassociation of integer additions and multiplications is also performed, as well as a small amount of constant propagation.

5.1 The target language: CminorSel

The target language for this pass is CminorSel, a variant of Cminor that uses a different, processor-specific set of operators. Additionally, a syntactic class of condition expressions cc (expressions used only for their truth values) is introduced.
Expressions:
\[a ::= id\] reading a local variable
| \[op(\vec{a})\] operator application
| \[\text{load}(\kappa, \text{mode}, \vec{a})\] memory read
| \[ce ? a_1 : a_2\] conditional expression

Condition expressions:
\[ce ::= \text{true} | \text{false}\] elementary test
| \[\text{cond}(\vec{a})\] conditional condition

Operators (machine-specific):
\[op ::= n | f | \text{move} | \ldots\] most of Cminor operators
| \[\text{addi}_n | \text{rolm}_n,m | \ldots\] PPC combined operators

Addressing modes (machine-specific):
\[mode ::= \text{indexed}(n)\] indexed, immediate displacement
| \[\text{indexed2}\] indexed, register displacement
| \[\text{global}(id, \delta)\] address is \[id + \delta\]
| \[\text{based}(id, \delta)\] indexed, displacement is \[id + \delta\]
| \[\text{stack}(\delta)\] address is stack pointer + \[\delta\]

Conditions (machine-specific):
\[\text{cond} ::= \text{comp}(c) | \text{compm}(c, n)\] signed integer / pointer comparison
| \[\text{comp}(c) | \text{compu}(c) | \text{compu}(c, n)\] unsigned integer comparison
| \[\text{compf}(c)\] float comparison

Statements:
\[s ::= \text{store}(\kappa, \text{mode}, \vec{a}, a)\] memory write
| \[\text{if}(ce)\{s_1\} \text{else}\{s_2\}\] conditional statement
| \[\ldots\] as in Cminor

For the PowerPC, the machine-specific operators \(op\) include all Cminor nullary, unary and binary operators except \text{notint}, \text{mod} and \text{modu} (these need to be synthesized from other operators) and adds immediate forms of many integer operators, as well as a number of combined operators such as not-or, not-and, and rotate-and-mask. (\text{rolm}_n,m is a left rotation by \(n\) bits followed by a logical “and” with \(m\).) A memory load or store now carries an addressing mode \(mode\) and a list of expressions \(\vec{a}\), from which the address being addressed is computed. Finally, conditional expressions and conditional statements now take condition expressions \(ce\) as arguments instead of normal expressions \(a\).

The dynamic semantics of CminorSel resembles that of Cminor, with the addition of a new evaluation judgment for condition expressions \(G, \sigma, E, M \vdash ce \Rightarrow (false | true)\). Figure 9 shows the main differences with respect to the Cminor semantics.

5.2 The code transformation

Instruction selection is performed by a bottom-up rewriting of expressions. For each Cminor operator \(op\), we define a “smart constructor” function written \(\text{op}\) that takes CminorSel expressions as arguments, performs shallow pattern-matching over them to recognize combined or immediate operations, and returns the corresponding CminorSel
Evaluation of expressions:

\[ G, \sigma, E, M \vdash \bar{a} \Rightarrow \bar{v} \quad \text{eval}_{op}(G, \sigma, op, \bar{v}) = [v] \]

\[ G, \sigma, E, M \vdash \bar{a} \Rightarrow v \quad \text{eval}_{add}(G, \sigma, \bar{a}) = \text{load}(M, \bar{a}) = [v] \]

Evaluation of condition expressions:

\[ G, \sigma, E, M \vdash c \Rightarrow \text{true} \quad G, \sigma, E, M \vdash a_1 \Rightarrow v_1 \]

\[ G, \sigma, E, M \vdash c \Rightarrow \text{false} \quad G, \sigma, E, M \vdash a_2 \Rightarrow v_2 \]

Execution of statements:

\[ G, \sigma, E, M \vdash \bar{a} \Rightarrow \bar{v} \quad \text{eval}_{mode}(G, \sigma, mode, \bar{v}) = [\text{ptr}(b, \delta)] \]

\[ G, \sigma, E, M \vdash a \Rightarrow v \quad \text{store}(M, a, b, \delta, v) = [M'] \]

\[ G \vdash S(F, \text{store}(s, mode, \bar{a}, k, \sigma, E, M) \Downarrow S(F, \text{skip}, k, \sigma, E, M') \]

\[ G \vdash S(F, \text{if}(ce)\{s_1\} \text{ else } \{s_2\}) \Downarrow S(F, s_1, k, \sigma, E, M) \]

\[ G \vdash S(F, \text{if}(ce)\{s_1\} \text{ else } \{s_2\}) \Downarrow S(F, s_2, k, \sigma, E, M) \]

Fig. 9 Semantics of CminorSel. Only the rules that differ from those of Cminor are shown.

expression. For example, here are the smart constructor \( \text{add} \) for integer addition and its helper \( \text{add}_{\text{in}} \) for immediate integer addition:

\[
\begin{align*}
\text{add}_{\text{in}}(a_1, a_2) &= \text{add}_{\text{in}}(a_1 + n_2, a_2) \\
\text{add}(\text{add}_{\text{in}}(a_1, a_2)) &= \text{add}_{\text{in}}(\text{add}(a_1, a_2)) \\
\text{add}(a_1, \text{add}_{\text{in}}(a_2)) &= \text{add}_{\text{in}}(\text{add}(a_1, a_2)) \\
\text{add}(n_1, n_2) &= n_1 + n_2 \\
\text{add}(a_1, a_2) &= \text{add}(a_1, a_2) \text{ otherwise} \\
\text{add}_{\text{in}}(n_2) &= n_1 + n_2 \\
\text{add}_{\text{in}}(\text{add}_{\text{in}}(a)) &= \text{add}_{\text{in}}(\text{add}_{\text{in}}(a)) \\
\text{add}_{\text{in}}(\text{addr}_{\text{symbol}}(id + \delta)) &= \text{addr}_{\text{symbol}}(id + (\delta + n)) \\
\text{add}_{\text{in}}(\text{addr}_{\text{stack}}(\delta)) &= \text{addr}_{\text{stack}}(\delta + n)
\end{align*}
\]
\[ \text{addi}_n(a) = \text{addi}_n(a) \text{ otherwise} \]

Here are some cases from other smart constructors that illustrate reassociation of immediate multiplication and immediate addition, as well as the recognition of the rotate-and-mask instruction:

\[
\begin{align*}
\text{mul}_m(\text{addi}_n(a)) &= \text{addi}_{m \times n}(\text{mul}_m(a)) \\
\text{shl}(a, n) &= \text{rol}_{m, (-1) \ll n}(a) \\
\text{shru}(a, n) &= \text{rol}_{m, (-1) \gg n}(a) \\
\text{and}(a, n) &= \text{rol}_{m, n}(a) \\
\text{rol}_{m_1, m_2}(a) &= \text{rol}_{m_1 + m_2, n}(a) \text{ with } m = \text{rol}(m_1, n_2) \wedge m_2 \\
\text{rol}_{m_1, m_2}(a) &= \text{rol}_{m_1 + m_2, n}(a)
\end{align*}
\]

While innocuous-looking, these smart constructors are powerful enough to, for instance, reduce \(8 + (x + 1) \times 4\) to \(x \times 4 + 12\), and to recognize a \(\text{rol}_{m, 1}(n)\) instruction for \((x \ll 3) \mid (x \gg 29)\), a C encoding of bit rotation commonly used in cryptography.

The recognition of conditions and addressing modes is performed by two functions \(\text{cond}(a) = c'\) and \(\text{mode}(a) = (mode, \vec{a})\). The translation of expressions is, then, a straightforward bottom-up traversal, applying the appropriate smart constructors at each step:

\[
\begin{align*}
[cst] &= \text{cst} \\
[\text{op}_1(a)] &= \text{op}_1([a]) \\
[\text{op}_2(a_1, a_2)] &= \text{op}_2([a_1], [a_2]) \\
[\kappa[a]] &= \text{load}(\kappa, mode, \vec{a}) \text{ where } (mode, \vec{a}) = \text{mode}([a]) \\
[a_1 ? a_2 : a_3] &= \text{cond}([a_1]) ? [a_2] : [a_3]
\end{align*}
\]

We omit the translation of statements and functions, which is similar.

### 5.3 Semantic Preservation

The first part of the proof that instruction selection preserves semantics is to show the correctness of the smart constructor functions.

**Lemma 2**

1. If \(G, \sigma, E, M \vdash a_1 \Rightarrow v_1\) and \(\text{eval\_unop}(\text{op}_1, v_1) = [v]\), then \(G, \sigma, E, M \vdash \text{op}_1(a_1) \Rightarrow v\).
2. If \(G, \sigma, E, M \vdash a_1 \Rightarrow v_1\) and \(G, \sigma, E, M \vdash a_2 \Rightarrow v_2\) and \(\text{eval\_binop}(\text{op}_2, v_1, v_2) = [v]\), then \(G, \sigma, E, M \vdash \text{op}_2(a_1, a_2) \Rightarrow v\).
3. If \(G, \sigma, E, M \vdash a \Rightarrow v\) and \(\text{istrue}(v)\), then \(G, \sigma, E, M \vdash \text{cond}(a) \Rightarrow \text{true}\).
4. If \(G, \sigma, E, M \vdash a \Rightarrow v\) and \(\text{isfalse}(v)\), then \(G, \sigma, E, M \vdash \text{cond}(a) \Rightarrow \text{false}\).
5. If \(G, \sigma, E, M \vdash a \Rightarrow v\) and \(\text{mode}(a) = (mode, \vec{a})\), then there exists \(\vec{v}\) such that \(G, \sigma, E, M \vdash \vec{a} \Rightarrow \vec{v}\) and \(\text{eval\_mode}(\text{mode}, \vec{v}) = [v]\).

After copious case analysis on the operators and their arguments and inversion on the evaluations of the arguments, the proof reduces to showing that the defining
equations for the smart constructors are valid when interpreted over ground machine integers. For instance, in the case for \texttt{rol} shown above, we have to prove that

\[
\text{rol}(\text{rol}(x, n_1) \land m_1), n_2) \land m_2 = \text{rol}(x, n_1 + n_2) \land (\text{rol}(m_1, n_2) \land m_2)
\]

which follows from the algebraic properties of rotate-and-left and bitwise “and”. Completing the proof of the lemma above required the development of a rather large and difficult formalization of $N$-bit machine integers and of the algebraic properties of their arithmetic and logical operations.

Let $P$ be the original Cminor program and $P'$ be the CminorSel program produced by instruction selection. Let $G, G'$ be the corresponding global environments. Semantic preservation for the evaluation of expressions follows from lemma 2 by induction on the Cminor evaluation derivation.

**Lemma 3** If $G, \sigma, E, M \vdash a \Rightarrow v$, then $G', \sigma, E, M \vdash \llbracket a \rrbracket \Rightarrow v$.

The last part of the semantic preservation proof is a simulation argument of the form outlined in section 3.7. Since the structure of statements is preserved by the translation, transitions in the original and transformed programs match one-to-one, resulting in a “lock-step” simulation diagram. The relation $\sim$ between Cminor and CminorSel execution states is defined as follows:

\[
S(F, s, k, \sigma, E, M) \sim S([F], \llbracket s \rrbracket, \llbracket k \rrbracket, \sigma, E, M)
\]

\[
C(Fd, \vec{v}, k, M) \sim C([Fd], \vec{v}, \llbracket k \rrbracket, M)
\]

\[
R(v, k, M) \sim R(v, \llbracket k \rrbracket, M)
\]

Since the transformed code computes exactly the same values as the original, environments $E$ and memory states $M$ are identical in matching states. Statements and functions appearing in states must be the translation of one another. For continuations, we extend (isomorphically) the translation of statements and functions.

**Lemma 4** If $G \vdash S_1 \xrightarrow{t} S_2$ and $S_1 \sim S'_1$, there exists $S'_2$ such that $G' \vdash S'_1 \xrightarrow{t} S'_2$ and $S'_1 \sim S'_2$.

The proof is a straightforward case analysis on the transition from $S_1$ to $S_2$. Semantic preservation for instruction selection then follows from theorem 3 and lemma 4.

### 6 RTL generation

The second compilation pass translates CminorSel to a simple intermediate language of the RTL kind, with control represented as a control-flow graph instead of structured statements. This intermediate language is convenient for performing optimizations later.

#### 6.1 The target language: RTL

The RTL language represents functions as a control-flow graph (CFG) of abstract instructions, corresponding roughly to machine instructions but operating over pseudo-registers (also called “temporaries”). Every function has an unlimited supply of pseudo-registers, and their values are preserved across function call. In the following, $r$ ranges over pseudo-registers and $l$ over labels of CFG nodes.
RTL instructions:

\[ \begin{align*}
    i & ::= \text{nop}(l) & \text{no operation (go to } l) \\
    & \mid \text{op}(op, \vec{r}, r, l) & \text{arithmetic operation} \\
    & \mid \text{load}(\kappa, \text{mode}, \vec{r}, r, l) & \text{memory load} \\
    & \mid \text{store}(\kappa, \text{mode}, \vec{r}, r, l) & \text{memory store} \\
    & \mid \text{call}(\text{sig}, (r \mid id), \vec{r}, r, l) & \text{function call} \\
    & \mid \text{tailcall}(\text{sig}, (r \mid id), \vec{r}) & \text{function tail call} \\
    & \mid \text{cond}(\text{cond}, \vec{r}, l_{\text{true}}, l_{\text{false}}) & \text{conditional branch} \\
    & \mid \text{return} & \text{function return} \\
\end{align*} \]

RTL control-flow graph:

\[ g ::= l \mapsto i \]

finite map

RTL functions:

\[ F ::= \{ \text{sig} = \text{sig}; \] parѿs = \vec{r}; \] stacksize = \text{n}; \] entrypoint = \text{l}; \] code = \text{g} \}

\[ \text{parameters} \]

\[ \text{size of stack data block} \]

\[ \text{label of first instruction} \]

\[ \text{control-flow graph} \]

Each instruction takes its arguments in a list of pseudo-registers \( \vec{r} \) and stores its result, if any, in a pseudo-register \( r \). Additionally, it carries the labels of its possible successors.

We use instructions rather than basic blocks as nodes of the control-flow graph because this simplifies semantics and reasoning over static analyses without significantly slowing compilation [50].

The dynamic semantics of RTL is defined by the labeled transition system shown in figure 10. Program states have the following form:

\[ \text{Program states: } S ::= S(\Sigma, g, \sigma, l, R, M) \]

\[ \text{regular state} \]

\[ | C(\Sigma, Fd, \vec{r}, M) \]

\[ \text{call state} \]

\[ | R(\Sigma, v, M) \]

\[ \text{return state} \]

Call stacks:

\[ \Sigma ::= (F(r, F, \sigma, l, R))^* \]

list of frames

Register states:

\[ R ::= r \mapsto v \]

In regular states, \( g \) is the CFG of the function currently executing, \( l \) a program point (CFG node label) within this function, \( \sigma \) its stack data block, and \( R \) an assignment of values for the pseudo-registers of \( F \). All three states carry a call stack \( \Sigma \), which is a list of frames \( F \) representing pending function calls and containing the corresponding per-function state \( F, \sigma, l, R \).

The transition system in figure 10 is unsurprising. Transitions from a regular state discriminate on the instruction found at the current program point. To interpret arithmetic operations, conditions and addressing modes, we reuse the functions \text{eval\_op}, \text{eval\_cond} and \text{eval\_mode} of the \text{CminorSel} semantics. Other transitions follow the pattern described in section 3.6.

6.2 Relational specification of the translation

The translation from \text{CminorSel} to RTL is conceptually simple: the structured control is encoded as a CFG\footnote{Since RTL currently has no instructions performing \( N \)-way branches (i.e. jump tables), this translation of control includes the generation of binary decision trees for \text{Cminor switch} statements. We do not describe this part of the translation in this article.} expressions are decomposed into sequences of RTL instructions;
pseudo-registers are generated to hold the values of CminorSel variables and intermediate results of expression evaluations. The decomposition of expressions is made trivial by the prior conversion to CminorSel: every operation becomes exactly one op instruction. However, implementing this translation in Coq is delicate: since Coq is a pure functional language, we cannot use imperative updates to build the CFG and generate fresh pseudo-registers and CFG nodes. Section 6.4 describes a solution, based (unsurprisingly) on the use of a monad.
In the present section, we give a relational, non-executable specification of the translation: syntactic conditions under which an RTL function is an acceptable translation of a \texttt{CminorSel} function. The key intuition captured by this specification is that each subexpression or substatement of the \texttt{CminorSel} function should correspond to a sub-graph of the RTL control-flow graph. For an expression $a$, this sub-graph is identified by a start node $l_1$ and an end node $l_e$. The instructions on the paths from $l_1$ to $l_e$ should compute the value of expression $a$, deposit it in a given destination register $r_d$, and preserve the values of a given set of registers. For a statement $s$, the sub-graph has one start node but several end nodes corresponding to the multiple ways in which a statement can terminate (normally, by \texttt{exit}, or by \texttt{goto}). Figure 11 illustrates this correspondence. As depicted there, the sub-graph for a compound expression or compound statement such as $s_1; s_2$ contains sub-graphs for its components $s_1$ and $s_2$, suitably connected. In other words, the relational specification of the translation describes a hierarchical decomposition of the CFG along the structure of statements and expressions of the original \texttt{CminorSel} code.

The specification for expressions is the predicate $g, \gamma, \pi \vdash a \in r_d \sim l_1, l_2$, where $g$ is the CFG, $\gamma$ an injective mapping from \texttt{CminorSel} variables to the registers holding their values, $\pi$ a set of registers that the instructions evaluating $a$ must preserve (in addition to those in $\text{Rng}(\gamma)$), $a$ the \texttt{CminorSel} expression, $r_d$ the register where its value must be deposited, and $l_1, l_2$ the start and end nodes in the CFG. The following rules give the flavor of the specification:

\[
\gamma(id) = [r_d] \\
g, \gamma, \pi \vdash id \in r_d \sim l_1, l_1 \\
\gamma(id) = [r] \quad g(l_1) = [\text{op}(\text{move}, r, r_d, l_2)] \quad r_d \notin \text{Rng}(\gamma) \cup \pi \\
g, \gamma, \pi \vdash id \in r_d \sim l_1, l_2
\]
\[ g, \gamma, \pi \vdash \vec{a} \text{ in } r \sim l_1, l \quad g(l) = \left[ \text{op}(op, r, r_2, l_2) \right] \quad r_2 \notin \text{Rng}(\gamma) \cup \pi \]
\[ g, \gamma, \pi \vdash \text{op}(\vec{a}) \text{ in } r_2 \sim l_1, l_2 \]
\[ g, \gamma, \pi \vdash \epsilon \text{ in } \epsilon \sim l_1, l_1 \]
\[ g, \gamma, \pi \vdash a \text{ in } r \sim l_1, l \quad g, \gamma, \pi \cup \{ r \} \vdash \vec{a} \text{ in } r \sim l, l_2 \quad r \notin \text{Rng}(\gamma) \cup \pi \]
\[ g, \gamma, \pi \vdash a.\vec{a} \text{ in } r.\vec{a} \sim l_1, l_2 \]

The freshness side-conditions \( r \notin \text{Rng}(\gamma) \cup \pi \) ensure that the temporary registers used to hold the values of subexpressions of a do not interfere with registers holding values of CminorSel variables (\( \text{Rng}(\gamma) \)) nor with temporary registers holding values of previously computed subexpressions (e.g. in the expression \( \text{add}(a_1, a_2) \), the value of \( a_1 \) during the computation of the value of \( a_2 \)). The specification for conditional expressions is similar: \( g, \gamma, \pi \vdash c \sim l_1, l_{\text{true}}, l_{\text{false}} \), but with two exit nodes, \( l_{\text{true}} \) and \( l_{\text{false}} \). The instruction sequence starting at \( l_1 \) should terminate at \( l_{\text{true}} \) if \( c \) evaluates to \( \text{true} \) and at \( l_{\text{false}} \) if \( c \) evaluates to \( \text{false} \). Finally, the translation of statements is specified by the predicate \( g, \gamma, \pi \vdash s \sim l_1, l_2, l_e, l_g, l_r, r_1 \), where \( l_e \) is a list of nodes and \( l_g \) a mapping from CminorSel labels to nodes. The contract expressed by this complicated predicate is that the instruction sequence starting at \( l_1 \) should compute whatever \( s \) computes and branch to node \( l_2 \) if \( s \) terminates normally, to \( l_e(n) \) if \( s \) terminates by \( \text{exit}(n) \), to \( l_g(bbl) \) if \( s \) performs \( \text{goto } bbl \), and to \( l_r \) if \( s \) performs a \( \text{return} \) (after depositing the return value, if any, in register \( r_1 \)). For simplicity, figure 1 depicts only the \( l_2 \) final node, and the following sample rules consider only the \( l_2 \) and \( l_e \) final nodes.

\[
\gamma(id) = \left[ r_d \right] \quad g, \gamma, \emptyset \vdash a \text{ in } r_d \sim l_1, l_2
\]
\[
\gamma(id) = [r] \quad g, \gamma, \emptyset \vdash a \text{ in } r_d \sim l_1, l \quad g(l) = \left[ \text{op(move, r_d, r, l_2)} \right]
\]
\[
g, \gamma \vdash (id = a) \sim l_1, l_2, l_e
\]
\[
g, \gamma \vdash s_1 \sim l_1, l_e \quad g, \gamma \vdash s_2 \sim l_1, l_2, l_e
\]
\[
g, \gamma \vdash (s_1 ; s_2) \sim l_1, l_2, l_e
\]
\[
g, \gamma, \emptyset \vdash c \sim l_1, l_{\text{true}}, l_{\text{false}}
\]
\[
g, \gamma \vdash s_1 \sim l_{\text{true}}, l_2, l_e \quad g, \gamma \vdash s_2 \sim l_{\text{false}}, l_2, l_e
\]
\[
g, \gamma \vdash \text{if}(c)\{s_1\} \text{ else } \{s_2\} \sim l_1, l_2, l_e
\]
\[
g(l_1) = \left[ \text{nop}(l) \right] \quad g, \gamma \vdash s \sim l_1, l_2, l_e
\]
\[
g, \gamma \vdash \text{loop}(s) \sim l_1, l_2, l_e
\]
\[
g, \gamma \vdash \text{block}(s) \sim l_1, l_2, l_e
\]
\[
L_e(n) = [l_1]
\]
\[
g, \gamma \vdash \text{exit}(n) \sim l_1, l_2, l_e
\]

The specification for the translation of CminorSel functions to RTL functions is, then: if \( [F] = [F'] \), it must be the case that

\[
F', \text{code}, \gamma \vdash F'.\text{body} \sim F'.\text{entrypoint}, l, l_g, l_1, r_1
\]

for some \( l, l_g \) and injective \( \gamma \); moreover, the CFG node at \( l \) must contain a return\( (r_1) \) instruction appropriate to the signature of \( F \).
6.3 Semantic preservation

We now outline the proof of semantic preservation for RTL generation. Consider a CminorSel program $P$ and an RTL program $P'$, with $G, G'$ being the corresponding global environments. Assuming that $P'$ is an acceptable translation of $P$ according to the relational specification of section 6.2, we show that executions of $P$ are simulated by executions of $P'$. For the evaluation of CminorSel expressions, the simulation argument is of the form "if expression $a$ evaluates to value $v$, the generated RTL code performs a sequence of transitions from $l_1$ to $l_2$, where $l_1, l_2$ delimit the sub-graph of the CFG corresponding to $a$, and leaves $v$ in the given destination register $r_d". Agreement between a CminorSel environment $E$ and an RTL register state $R$ is written $\gamma \vdash E \sim R$ and defined as $R(\gamma(x)) = E(x)$ for all $x \in \text{Dom}(\gamma)$.

**Lemma 5** Assume $F, \text{code}, \gamma, \pi \vdash a \in r_d \sim l_1, l_2$ and $\gamma$ is injective. If $G, \sigma, E, M \vdash a \Rightarrow v$ and $\gamma \vdash E \sim R$, there exists $R'$ such that

1. The RTL code executes from $l_1$ to $l_2$:
   
   $$G' \vdash S(\Sigma, F, \sigma, l_1, R, M) \Rightarrow^* S(\Sigma, F, \sigma, l_2, R', M)$$

2. Register $r_d$ contains the value of $v$ at the end of this execution: $R'(r_d) = v$

3. The values of preserved registers are unchanged: $R'(r) = R(r)$ for all $r \in \text{Rng}(\gamma) \cup \pi$.

   This implies $\gamma \vdash E \sim R'$ in particular.

This lemma, along with a similar lemma for condition expressions, is proved by induction on the CminorSel evaluation derivation. To relate CminorSel and RTL execution states, we need to define a correspondence between CminorSel continuations and RTL call stacks. A continuation $k$ interleaves two aspects that are handled separately in RTL. The parts of $k$ that lie between returnto markers, namely the continuations $s, k'$ and endblock($k'$), correspond to execution paths within the current function. These paths connect the several possible end points for the current statement with the final return of the function. Just as a statement $s$ is associated with a “fan-out" subgraph of the CFG (one start point, several end points), this part of $k$ is associated with a “fan-in" subgraph of the CFG (several start points, one end point corresponding to a return instruction). The other parts of $k$, namely the returnto markers, are in one-to-one correspondence with frames on the RTL call stack $\Sigma$. We formalize these intuitions using two mutually inductive predicates: $g, \gamma \vdash k \sim l_2, l_e, l_g, l_r, r_e', \Sigma$ for the local part of the continuation $k$, and $k \sim S$ for call continuations $k$. The definitions are omitted for brevity. The invariant between CminorSel states and RTL states is, then, of the following form.

$$g, \gamma \vdash s \sim l_1, l_2, l_e, l_g, l_r, r_e', \Sigma \quad g, \gamma \vdash k \sim l_2, l_e, l_g, l_r, r_e', \Sigma \quad \gamma \vdash E \sim R$$

$$S(F, s, k, \sigma, E, M) \sim S(\Sigma, g, \sigma, l_1, R, M)$$

$$\mathcal{C}(Fd, \bar{\epsilon}, k, M) \sim \mathcal{C}(\Sigma, Fd', \bar{\epsilon}, M)$$

$$\mathcal{R}(v, k, M) \sim \mathcal{R}(\Sigma, v, M)$$

The proof of semantic preservation for statements and functions is a simulation diagram of the “star" kind (see section 3.3). Several CminorSel transitions become no-operations in the translated RTL code, such as self assignments $id = id$ and exit($n$).
constructs. We therefore need to define a measure over \( C_{\text{minorSel}} \) states that decreases on such potentially stuttering steps. After trial and error, an appropriate measure for regular states is the lexicographically-ordered pair of nonnegative integers 

\[
|S(F, s, k, \sigma, E, M)| = (|s| + |k|, |s|)
\]

where \(|s|\) is the number of nodes in the abstract syntax tree for \(s\), and

\[
|s; k| = 1 + |s| + |k| \quad |\text{block}(k)| = 1 + |k| \quad |k| = 0 \text{ otherwise}.
\]

The measure for call states and return states is (0, 0).

**Lemma 6** If \( G \vdash S_1 \xrightarrow{t} S_2 \) and \( S_1 \sim S_1' \), either there exists \( S_2' \) such that \( G' \vdash S_1' \xrightarrow{t+} S_2' \) and \( S_1' \sim S_2' \), or \(|S_2| < |S_1|\) and there exists \( S_2'' \) such that \( G' \vdash S_1' \xrightarrow{t*} S_2'' \) and \( S_1' \sim S_2'' \).

The proof is a long case analysis on the transition \( G \vdash S_1 \xrightarrow{t} S_2 \). Semantic preservation for RTL generation then follows from theorem 4.

### 6.4 Functional implementation of the translation

We now return to the question left open at the beginning of section 6.3: how to define the generation of RTL as a Coq function? Naturally, the translation proceeds by a recursive traversal of \( C_{\text{minorSel}} \) expressions and statements, incrementally adding the corresponding instructions to the CFG and generating fresh temporary registers to hold intermediate results within expressions. Additionally, the translation may fail, e.g. if an undeclared local variable is referenced or a statement label is defined several times. This would cause no programming difficulties in a language featuring mutation and exceptions, but these luxuries are not available in Coq, which is a pure functional language. We therefore use a monadic programming style using the state-and-error monad. The compile-time state is a triple \((g, l, r)\) where \(g\) is the current state of the CFG, \(l\) the next unused CFG node label, and \(r\) the next unused pseudo-register. Every translation that computes (imperatively) a result of type \(\alpha\) becomes a pure function with type \(\text{mon}(\alpha) = \text{state} \rightarrow \text{Error} \mid \text{OK} (\text{state} \times \alpha)\). Besides the familiar \text{ret} and \text{bind} monadic combinators, the basic operations of this monad are:

- \text{newreg} : \text{mon(reg)} generates a fresh temporary register (by incrementing the \(r\) component of the state);
- \text{add_instr}(i) : \text{mon(node)} allocates a fresh CFG node \(l\), stores the instruction \(i\) in this node, and returns \(l\);
- \text{reserve_instr} : \text{mon(node)} allocates and returns a fresh CFG node, leaving it empty;
- \text{update_instr}(l, i) : \text{mon(unit)} stores instruction \(i\) in node \(l\), raising an error if node \(l\) is not empty.

(The latter two operations are used when compiling loops and labeled statements.)

The translation functions, then, are of the following form:

- \(\text{transl_expr}(\gamma, a, r_d, l_2)\) : \text{mon(node)}
- \(\text{transl_explist}(\gamma, a, r_d, l_2)\) : \text{mon(node)}
- \(\text{transl_condition}(\gamma, c, l_{\text{true}}, l_{\text{false}})\) : \text{mon(node)}
- \(\text{transl_stmt}(\gamma, s, l_2, l_e, l_g, l_r, r_r)\) : \text{mon(node)}
These functions recursively add to the CFG the instructions that compute the given expression or statement and branch to the given end nodes \( l_2, l_e, \ldots \). Each call returns the node of the first instruction in this sequence (the node written \( l_1 \) in the relational specification). The following Coq excerpts from \texttt{transl} should give the flavor of the translation functions:

\[
\text{match } s \text{ with }
\begin{align*}
| \text{Sskip} & \Rightarrow \\
& \text{ret } l_2 \\
| \text{Sassign } v \ a & \Rightarrow \\
& \text{do } rd \leftarrow \text{new_reg}; \\
& \text{do } rv \leftarrow \text{find_var } \gamma \ v; \\
& \text{do } l \leftarrow \text{add_instr } (\text{Iop } \text{Omove } (\text{rd}:\text{nil}) \text{ rv } l_2); \\
& \text{transl_expr } \gamma \ a \ rd \ l \\
| \text{Sseq } s_1 \ s_2 & \Rightarrow \\
& \text{do } l \leftarrow \text{transl_stmt } \gamma \ s_2 \ l_2 \ \text{lexit } \text{lngoto } l\text{ret } r\text{ret}; \\
& \text{transl_stmt } \gamma \ s_1 \ l \ \text{lexit } \text{lngoto } l\text{ret } r\text{ret} \\
| \text{Sloop } s & \Rightarrow \\
& \text{do } l \leftarrow \text{reserve_instr}; \\
& \text{do } l' \leftarrow \text{transl_stmt } \gamma \ s_2 \ l \ \text{lexit } \text{lngoto } l\text{ret } r\text{ret}; \\
& \text{do } x \leftarrow \text{update_instr } l \ (\text{Iop } l''); \\
& \text{ret } l
\end{align*}
\]

Inspired by Haskell, \( \text{do } x \leftarrow a; b \) is a user-defined Coq notation standing for \texttt{bind} \( a \ (\lambda x. b) \). Two syntactic invariants of the state play a crucial role in proving the correctness of the generated CFG against the relational specification of section 6.2. First, in a compile-time state \((g, l, r)\), all CFG nodes above \( l \) must be empty: \( \forall l' \geq l, g(l') = \emptyset \). Second, the state evolves in a monotone way: nodes are only added to the CFG, but an already filled node is never modified; likewise, temporary registers are never reused. (If this were not the case, correct sub-graphs constructed by recursive invocations to the \texttt{transl} functions could become incorrect after later modifications of the CFG.) We define this monotonicity property as a partial order \( \preceq \) between states:

\[
(g_1, l_1, r_1) \preceq (g_2, l_2, r_2) \overset{\text{def}}{=} l_1 \leq l_2 \land r_1 \leq r_2 \land (\forall i. g_1(l) = |i| \Rightarrow g_2(l) = |i|)
\]

It is straightforward but tedious to show that these two invariants are satisfied by the monadic translation functions, since they hold for the basic operations of the monad and are preserved by monadic \texttt{bind} composition. However, we can avoid much proof effort by taking advantage of Coq’s dependent types. The first invariant (of one state) can be made a part of the state itself, which becomes a dependent record type:

\[
\text{Record state: Set := mkstate } \{ \\
\text{st_nextreg: reg; } \\
\text{st_nextnode: node; } \\
\text{st_code: graph; } \\
\text{st_wf: forall } (l: \text{node}), l \geq \text{st_nextnode } \Rightarrow \text{st_code!}l = \text{None} \\
\}.
\]

Note the 4\textsuperscript{th} field \texttt{st_wf}, which is a proof term that the first invariant holds. The second invariant (the partial order \( \preceq \)) is more difficult, as it involves two states. However, it can be expressed in the definition of the \texttt{mon(\alpha)} type by turning the function type
Here is the Coq definition of the dependently-typed monad:

```
Inductive res (A: Set) (s: state) : Set :=
  | Error: res A s
  | OK: A -> forall (s': state), s ≼ s' -> res A s.

Definition mon (A: Set) : Set := forall (s: state), res A s.
```

The result of a successful monadic computation of type \(\text{mon}(\alpha)\) starting in state \(s\) is \(\text{OK}(x, s', \pi)\) where \(x\) is the return value, \(s'\) the final state, and \(\pi\) a proof term for the proposition \(s \preceq s'\). The two invariants need to be proved when defining the basic operations of the monad; for instance, in the case of \texttt{ret} and \texttt{bind}, the corresponding proofs amount to reflexivity and transitivity of \(\preceq\). However, they then automatically hold for all computations in the dependently-typed monad.

### 7 Optimizations based on dataflow analysis

We now describe two optimization passes performed on the RTL form: constant propagation and common subexpression elimination. Both passes make use of a generic solver for dataflow inequations, which we describe first.

#### 7.1 Generic solvers for dataflow inequations

We formalize forward dataflow analyses as follows. We are given a control-flow graph (as a function \(\text{successors} : \text{node} \rightarrow \text{list} (\text{node})\)) and a transfer function \(\text{T} : \text{node} \times A \rightarrow A\), where \(A\) is the type of abstract values (the results of the analysis), equipped with a partial order \(\succeq\). Intuitively, \(\text{T}(l)\) computes the abstract value “after” the instruction at point \(l\) as a function of the abstract value “before” this instruction. We are also given a set \(\text{cstrs}\) of pairs of a CFG node and an abstract value \(a : A\), representing e.g. requirements on the CFG entry point. The result of forward dataflow analysis is a solution \(A : \text{node} \rightarrow A\) to the following forward dataflow inequations:

\[
\begin{align*}
A(s) &\succeq \text{T}(l, A(l)) \text{ for all } s \in \text{successors}(l) \\
A(l) &\succeq a \text{ for all } (l, a) \in \text{cstrs}
\end{align*}
\]

We formalize dataflow analysis as inequations instead of the usual equations \(A(l) = \bigcup\{\text{T}(p, A(p)) \mid l \in \text{successors}(p)\}\) because we are interested only in the correctness of the solutions, not in their optimality.

Two solvers for dataflow inequations are provided as Coq functors, that is, modules defining the type \(A\) and its operations. The first solver implements Kildall’s worklist algorithm \[48\]. It is applicable if the type \(A\) is equipped with a decidable equality, a least element \(\bot\) and an upper bound operation \(\sqcup\). (Again, since we are not interested in optimality of the results, \(\sqcup\) is not required to compute the least upper bound.) The second solver performs propagation over extended basic blocks, setting \(A(l) = \top\) in the solution for all points \(l\) that have several predecessors. The only requirement over the type \(A\) is that it possesses a greatest element \(\top\). This propagation-based solver is useful in cases where upper bounds do not always exist or are too expensive to compute.
Several mechanical verifications of Kildall’s worklist algorithm have been published already [5, 26, 49, 12]. Therefore, we do not detail the correctness proofs for our solvers, referring the reader to the cited papers and to the Coq development for more details.

The solvers actually return an option type, with $\emptyset$ denoting failure and $\lfloor A \rfloor$ denoting success with solution $A$. For simplicity, we do not require that the CFG is finite, nor in the case of Kildall’s algorithm that the $\geq$ ordering over $A$ is well founded (no infinite ascending chains). Consequently, we cannot guarantee termination of the solvers and must allow them to fail, at least formally.

The implementations of the two solvers bound the number of iterations performed to find a fixed point, returning $\emptyset$ if a solution cannot be found in $N$ iterations, where $N$ is a very large constant. Alternatively, unbounded iteration can be implemented using the approach of Bertot and Komendantsky [13], which uses classical logic and Tarski’s theorem to model general recursion in Coq. Yet another alternative is to use the “verified validator” approach, where the computation of the solution is delegated to external, untrusted code, then verified a posteriori to satisfy the dataflow inequations. In all these approaches, if the static analysis fails, we can either abort the compilation process or simply turn off the corresponding optimization pass, returning the input code unchanged.

Solvers for backward dataflow inequations can be easily derived from the forward solvers by reversing the edges of the control-flow graph. In the backward case, the transfer function $T(l)$ computes the abstract value “before” the instruction at point $l$ as a function of the abstract value “after” this instruction. The solution $A$ returned by the solvers satisfies the backward dataflow inequations:

$$A(l) \geq T(s, A(s)) \text{ for all } s \in \text{successors}(l)$$
$$A(l) \geq a \text{ for all } (l, a) \in \text{cstrs}$$

### 7.2 Constant propagation

#### 7.2.1 Static analysis

Constant propagation for a given function starts with a forward dataflow analysis using the following domain of abstract values:

$$A \overset{\text{def}}{=} r \mapsto (\top | \bot | \text{Int}(n) | \text{Float}(f) | \text{AddrSymbol}(id + \delta))$$

That is, at each program point and for each register $r$, we record whether its value at this point is statically known to be equal to an integer $n$, a float $f$, or the address of a symbol $id$ plus an offset $\delta$, or is unknown ($\top$), or whether this program point is unreachable ($\bot$). Kildall’s algorithm is used to solve the dataflow inequations, with the additional constraint that $A(F.\text{entrypoint}) \geq (r \mapsto \top)$. If it fails to find a proper solution $A$, we take the trivial solution $A(l) = (r \mapsto \top)$, effectively turning off the optimization. For each function $F$ of the program, we write $\text{analyze}(F)$ for the solution (proper or trivial) of the dataflow equations for $F$.

The transfer function $T_F$ is the obvious abstract interpretation of RTL’s semantics on this domain:

$$T_F(l, a) = \begin{cases} 
    a\{r \leftarrow \text{eval}(op, a(r))\} & \text{if } F.\text{code}(l) = [\text{op}(op, r, r', l')] \\
    a\{r \leftarrow \top\} & \text{if } F.\text{code}(l) = [\text{load}(\kappa, \text{mode}, r', r, l')] \\
    a\{r \leftarrow \top\} & \text{if } F.\text{code}(l) = [\text{call}(\text{sig}, r, l')] \\
    a & \text{otherwise}
\end{cases}$$
Here, \texttt{eval\_op} is the abstract interpretation over the domain \( A \) of the \texttt{eval\_op} function defining the semantics of operators. By lack of an alias analysis, we do not attempt to track constant values stored in memory; therefore, the abstract value of the result of a \texttt{load} is \( \top \).

### 7.2.2 Code transformation

The code transformation exploiting the results of this analysis is straightforward: \texttt{op} instructions become “load constant” instructions if the values of all argument registers are statically known; \texttt{cond} instructions where the condition can be statically determined to be always \texttt{true} or always \texttt{false} are turned into \texttt{nop} instructions branching to the appropriate successor; finally, operators, conditions and addressing modes are specialized to cheaper immediate forms if the values of some of their arguments are statically known. The structure of the control-flow graph is preserved (no node is inserted nor deleted), making this transformation easy to express as a morphism over the CFG. Parts of the CFG can become unreachable as a consequence of statically resolving some \texttt{cond} instructions. The corresponding instructions, as well as the \texttt{nop} instructions that replace the statically-resolved \texttt{cond} instructions, will be removed later during branch tunneling and CFG linearization (sections 9 and 10).

### 7.2.3 Semantic preservation

The proof of semantic preservation for constant propagation is based on a “lock-step” simulation diagram. The central invariant of the diagram is the following: at every program point \( l \) within a function \( F \), the concrete values \( R(r) \) of registers \( r \) must agree with the abstract values \( \text{analyze}(F)(l)(r) \) predicted by the dataflow analysis. Agreement between a concrete and an abstract value is written \( \models a : v \) and defined as follows.

\[
\models v : \top \\
\models \text{int}(n) : \text{Int}(n) \\
\models \text{float}(f) : \text{Float}(f) \\
\models \text{symbol}(G, id) = [b] \\
\models \text{ptr}(h, \delta) : \text{Addrsymbol}(id + \delta)
\]

We write \( \models R : A \) to mean \( \models R(r) : A(r) \) for all registers \( r \). The first part of the proof shows the correctness of the abstract interpretation with respect to this agreement relation. For example, if \( \text{eval\_op}(op, \vec{v}) = [v] \) and \( \models \vec{v} : \vec{a} \), we show that \( \models v : \text{eval\_op}(op, \vec{a}) \). Likewise, we show that the specialized forms of operations, addressing modes and conditions produced by the code transformation compute the same values as the original forms, provided the concrete arguments agree with the abstract values used to determine the specialized forms. These proofs are large but straightforward case analyses. We then define the relation between pairs of RTL states that is invariant under execution steps.

\[
[F] = [F'] \quad \Sigma \sim \Sigma' \quad \models R : \text{analyze}(F)(l) \\
S(\Sigma, F.code, \sigma, l, R, M) \sim S(\Sigma', F'.code, \sigma, l, R, M) \\
[Fd] = [Fd'] \quad \Sigma \sim \Sigma' \quad \models R : \text{analyze}(F)(l) \\
C(\Sigma, Fd, \vec{v}, M) \sim C(\Sigma', Fd', \vec{v}, M) \\
C(\Sigma, v, M) \sim C(\Sigma', v, M)
\]
Lemma 7  If \( G \vdash S_1 \xrightarrow{l} S_2 \) and \( S_1 \sim S_1' \), there exists \( S_2' \) such that \( G' \vdash S_1' \xrightarrow{l} S_2' \) and \( S_1' \sim S_2' \).
2. If \( \eta \) contains the equation \( x = \text{op}(\vec{x}) \), then \( \text{eval}_{\text{op}}(\text{op}, V(\vec{x})) = [V(x)] \).

3. If \( \eta \) contains the equation \( x = \kappa, \text{mode}(\vec{x}) \), then there exists \( b \) and \( \delta \) such that 
   \[ \text{eval}_{\text{addressing}}(\text{mode}, V(\vec{x})) = [\text{ptr}(b, \delta)] \text{ and } \text{load}(\kappa, M, b, \delta) = [V(x)] \).

Using this notion of satisfaction, we order value numberings \( s \) by entailment: 
\[ (\phi', \eta') \geq (\phi, \eta) \] if \( R, M \models \phi, \eta \implies R, M \models \phi', \eta' \) for all \( R, M \). Least upper bounds for this ordering are known to be difficult to compute efficiently \[48, 38\]. We sidestep this issue by solving the dataflow inequation using the approximate solver based on propagation described in section 7.1 instead of Kildall’s algorithm.

### 7.3.2 Code transformation

The actual elimination of common subexpressions is simple. Consider an instruction \( i \) at point \( l \), and let \( (\phi, \eta) \) be the results of the static analysis at point \( l \). If \( i \) is \( \text{op}(\text{op}, \vec{r}, r, l') \) or \( \text{load}(\kappa, \text{mode}, \vec{r}, r, l') \), and there exists a register \( r' \) such that the equation \( \phi(r') = \text{op}(\phi(\vec{r})) \) or respectively \( \phi(r') = \kappa, \text{mode}(\phi(\vec{r})) \) is in \( \eta \), we rewrite the instruction as a move \( \text{op}(\text{move}, r, r', l') \) from \( r' \) to \( r \). This eliminates the redundant computation, reusing instead the result of the previous equivalent computation, which is still available in register \( r' \). In all other cases, the instruction is unchanged.

### 7.3.3 Semantic preservation

The correctness proof for common subexpression elimination closely follows the pattern of the proof for constant propagation (see section 7.2.3), using a lock-step simulation diagram. The only difference is the replacement of the hypothesis \( \models R : A(l) \) in the invariant between states by the hypothesis \( R, M \models A(l) \), meaning that at every program point the current register and memory states must satisfy the value numbering obtained by static analysis.

### 8 Register allocation

The next compilation pass performs register allocation by coloring of an interference graph.

#### 8.1 The target language: LTL

The target language for register allocation is a variant of RTL called LTL (Location Transfer Language). Syntactically, the only difference between LTL and RTL is that the RTL pseudo-registers \( r \) appearing as arguments and results of instructions are replaced by locations \( \ell \). A location is either a hardware register or an abstract designation of a stack slot.

Locations: \( \ell ::= r_m \mid s \)

Machine registers: 
- \( r_m ::= R3 \mid R4 \mid \ldots \) PowerPC integer registers
- \( \mid F1 \mid F2 \mid \ldots \) PowerPC float registers
Fig. 12 Semantics of LTL. The transitions not shown are similar to those of RTL.

Stack slots: $s ::= \text{local}(\tau, \delta)$ local variables
| $\text{incoming}(\tau, \delta)$ incoming parameters
| $\text{outgoing}(\tau, \delta)$ outgoing arguments

In stack slots, $\tau$ is the intended type of the slot (int or float) and $\delta$ an integer representing a word offset in one of the three areas of the activation record (local, incoming and outgoing).

In LTL, stack slots are not yet mapped to actual memory locations. Their values, along with those of the machine registers, are recorded in a mapping $L : \text{loc} \rightarrow \text{val}$ similar to the mapping $R : \text{reg} \rightarrow \text{val}$ used in the RTL semantics and disjoint from the memory state $M$. However, the LTL semantics treats locations in a way that anticipates their behaviors once they are later mapped to actual memory locations and processor registers. In particular, we account for the possible overlap between distinct stack slots once they are mapped to actual memory areas. For instance, $\text{outgoing}(\text{float}, 0)$ overlaps with $\text{outgoing}(\text{int}, 0)$ and $\text{outgoing}(\text{int}, 1)$: assigning to one of these locations invalidates the values of the other two. This is reflected in the weak “good variable” property for location maps $L$:

$$(L(\ell_1 \leftarrow v))(\ell_2) = \begin{cases} v & \text{if } \ell_1 = \ell_2; \\ L(\ell_2) & \text{if } \ell_1 \text{ and } \ell_2 \text{ do not overlap;} \\ \text{undef} & \text{if } \ell_1 \text{ and } \ell_2 \text{ partially overlap.} \end{cases}$$

Contrast with the standard “good variable” property for register maps $R$:

$$(R(r_1 \leftarrow v))(r_2) = \begin{cases} v & \text{if } r_1 = r_2; \\ R(r_2) & \text{if } r_1 \neq r_2. \end{cases}$$

The dynamic semantics of LTL is illustrated in figure 12. Apart from the use of location maps $L$ and overlap-aware update instead of register maps $R$ and normal updates, the only significant difference with the semantics of RTL is the semantics of call instructions. In preparation for enforcing calling conventions as described later in section 11, processor registers that are temporary or caller-save according to the calling conventions are set to $\text{undef}$ in the location state of the caller, using the function $\text{postcall}$ defined as

$\text{postcall}(L)(\ell) = \begin{cases} \text{undef} & \text{if } \ell \text{ is a temporary or caller-save register;} \\ L(\ell) & \text{otherwise.} \end{cases}$

This forces the LTL producer, namely the register allocation pass, to ensure that no value live across a function call is stored in a caller-save register.

8.2 Code transformation

For every function, register allocation is performed in four steps, which we now outline.
8.2.1 Type reconstruction for RTL

The first step performs type reconstruction for the RTL source function in a trivial “int-or-float” type system similar to that of Cminor (see section 4.3). To each RTL pseudo-register we assign a type int or float, based on its uses within the function. The resulting type assignment \( \Gamma : r \mapsto \tau \) will guide the register allocator, making sure a machine register or stack location of the correct kind is assigned to each pseudo-register.

All operators, addressing modes and conditions are monomorphic (each of their arguments has only one possible type, either int or float), except the move operation which is polymorphic with type \( \forall \tau. \tau \rightarrow \tau \). Type reconstruction can therefore be performed by trivial unification. We use the verified validator approach: a candidate type assignment \( \Gamma \) is computed by untrusted Caml code, using in-place unification, then verified for correctness by a simple type-checker, written and proved correct in Coq.

8.2.2 Liveness analysis

We compute the set \( A(l) \) of pseudo-registers live “after” every program point \( l \). These sets are a solution of the following backward dataflow inequations:

\[
A(l) \supseteq T(s, A(s)) \quad \text{for all } s \text{ successor of } l
\]

The transfer function \( T \) computes the set of live pseudo-registers “before” an instruction, as a function of this instruction and the set of live pseudo-registers “after” it. Classically, it removes the registers defined by the instruction, then adds the registers used. A special case is made for \texttt{op} or \texttt{load} instructions whose result register is not live “after” the instruction, since these instructions will later be eliminated as dead code. For instance, if the instruction at \( l \) in \( F \) is \texttt{op(op, \vec{r}, r, l')} , then

\[
T(l, A) = \begin{cases} 
(A \setminus \{r\}) \cup \vec{r} & \text{if } r \in A; \\
A & \text{if } r \notin A.
\end{cases}
\]

Liveness information is computed by Kildall’s algorithm, using the generic dataflow solver described in section 7.1.

8.2.3 Construction of the interference graph

Based on the results of liveness analysis, an interference graph is built following Chaitin’s construction [20]. Two kinds of interferences are recorded: between two pseudo-registers \((r, r')\) and between a pseudo-register \(r\) and a machine register \(r_m\).

To enable coalescing during allocation, register affinities arising from moves (either explicit or implicit through calling conventions) are also recorded. (Affinities do not affect the correctness of the generated code but have a considerable impact on its performance.)

The interference graph is represented by sets of edges: either unordered pairs \((r, r')\) or ordered pairs \((r, r_m)\). The graph is constructed incrementally by enumerating every RTL instruction and adding interference edges between the defined register \(r\) (if any) and the registers \(r' \in A(l) \setminus \{r\}\) live “across” the instruction. For move instructions \( l : \text{op(move, } r_s, r, r_d, l') \), we avoid adding an edge between \(r_s\) and \(r_d\), as proposed by Chaitin [20]. Finally, for call instructions, additional interference edges are introduced pairwise between the registers live across the call and the caller-save machine registers.
8.2.4 Coloring of the interference graph

To color the interference graph, we use the iterated coalescing algorithm of George and Appel [35]. The result is a mapping $\Phi : r \mapsto \ell$ from pseudo-registers to locations. Following once more the verified validator approach, the actual coloring is performed by an untrusted implementation of the George-Appel algorithm written in Caml and using imperative doubly-linked lists for efficiency. The candidate coloring returned is then verified by a simple validator written and proved correct in Coq. Like many NP-complete problems, graph coloring is a paradigmatic example of an algorithm that is significantly easier to validate a posteriori than to prove correct. Validation proceeds by enumerating the nodes and edges of the interference graph, checking the following properties:

1. Correct colors: $\Phi(r) \neq \Phi(r')$ for all edges $(r, r')$ of the interference graph; likewise, $\Phi(r) \neq r_m$ for all interference edges $(r, m)$.
2. Register class preservation: the type of the location $\Phi(r)$ is equal to $\Gamma(r)$ for all pseudo-registers $r$.
3. Validity of locations: for all $r$, the location $\Phi(r)$ is either a local stack slot or a non-temporary machine register.

8.2.5 LTL generation

Finally, the actual code transformation from RTL to LTL is a trivial per-instruction rewriting of the CFG where each mention of a pseudo-register $r$ is replaced by the location $\Phi(r)$ allocated to $r$. For instance, the RTL instruction $l : \text{op}(\text{op}, \vec{r}, r, l')$ becomes the LTL instruction $l : \text{op}(\Phi(\vec{r}), \Phi(r), l')$. There are two exceptions to this rule. First, a move instruction $l : \text{op}(\text{move}, rs, rd, l')$ such that $\Phi(rs) = \Phi(rd)$ is turned into a no-operation $l : \text{nop}(l')$, therefore performing one step of coalescing. Second, an op or load instruction whose result register is not live after the instruction is similarly turned into a nop instruction, therefore performing dead-code elimination.

8.3 Semantic preservation

The proof that register allocation preserves program behaviors is, once more, based on a lock-step simulation diagram. The invariant between states is, however, more complex than those used for constant propagation or common subexpression elimination. For these two optimizations, the register state $R$ was identical between matching states, because the same values would be computed (by possibly different instructions) in the original and transformed program and would be stored in the same registers. This assumption no longer holds in the case of register allocation.

A value computed by the original RTL program and stored in pseudo-register $r$ is stored in location $\Phi(r)$ in the transformed LTL program. Naively, we could relate the RTL register state $R$ and the LTL location state $L$ by $R(r) = L(\Phi(r))$ for all pseudo-registers $r$. However, this requirement is too strong, as it essentially precludes sharing a location between several pseudo-registers.

---

We reserve 2 integer and 3 float machine registers as temporaries to be used later for spilling and reloading. These temporary registers must therefore not be used by the register allocator.
To progress towards the correct invariant, consider the semantic interpretation of live and dead pseudo-registers. If a pseudo-register $r$ is dead at point $l$ in the original RTL code, then its value $R(r)$ has no impact on the remainder of the program execution: either $r$ will never be used again, or it will be redefined before being used; in either case, its value $R(r)$ could be replaced by any other value without any harm. A better relation between the values of pseudo-registers $R$ and locations $L$ at point $l$ is therefore

$$R(r) = L(\Phi(r)) \text{ for all pseudo-registers } r \in T(l, A(l))$$

In other words, at each program point $l$, register allocation must preserve the values of all registers live “before” executing the instruction at this point. This property that we have never seen spelled out explicitly in compiler literature captures concisely and precisely the essence of register allocation.

The invariant between RTL and LTL states is, then:

$$\Sigma \sim \Sigma' \quad [F] = [F'] \quad R(r) = L(\Phi(r)) \text{ for all } r \in T(l, A(l))$$

$$\text{typecheck}(F) = [\Gamma] \quad \text{analyze}(F) = [A] \quad \text{regalloc}(F, A, \Gamma) = [\Phi]$$

The invariant relating frames in the call stacks is similar to that relating regular states, with a universal quantification on the return value, as in section 7.2.3. The proof of the lock-step simulation diagram makes heavy use of the definition of the transfer function $T$ for liveness analysis, combined with the following characterization of the register allocation $\Phi$ with respect to the results $A$ of liveness analysis:

- For a move instruction $l : \text{op}(\text{move}, r_s, r_d, l')$, we have $\Phi(r_d) \neq \Phi(r')$ for all $r' \in A(l) \setminus \{r_s, r_d\}$.
- For other $\text{op}$, $\text{load}$ or $\text{call}$ instructions at $l$ with destination register $r$, we have $\Phi(r) \neq \Phi(r')$ for all $r' \in A(l) \setminus \{r\}$.
- For call instructions $l : \text{call}(\sigma, \text{id}, r_f, r_d, l')$, we additionally have $\Phi(r') \neq r_m$ for all $r' \in A(l) \setminus \{r_d\}$ and all callee-save registers $r_m$.

9 Branch tunneling and no-op elimination

Register coalescing and dead-code elimination, performed in the course of register allocation, generate a number of $\text{nop}$ instructions. Now is a good time to “short-circuit” them, rendering them unreachable and making them candidates for removal during CFG linearization (section 10). Since $\text{nop}$ in a CFG representation also encodes unconditional branches, this transformation also performs branch tunneling: the elimination of branches to branches.

9.1 Code transformation

Branch tunneling rewrites the LTL control-flow graph, replacing each successor, i.e. the $l'$ and $l''$ in instructions such as $\text{op}(\text{op}, \tilde{\ell}, l', l'')$ or $\text{cond}(\text{cond}, \tilde{\ell}, l', l'')$, by its effective
destination $D_F(l')$. Naively, the effective destination is computed by chasing down sequences of \texttt{nop} instructions, stopping at the first non-\texttt{nop} instruction:

$$D_F(l) = \begin{cases} D_F(l') & \text{if } F.\text{code}(l) = [\texttt{nop}(l')]; \\ l & \text{otherwise.} \end{cases}$$

This is not a proper definition: if the control-flow graph contains cycles consisting only of \texttt{nop} instructions, such as $l: \texttt{nop}(l)$, the computation of $D_F(l)$ fails to terminate.

A simple solution is to bound the recursion depth when computing $D_F(l)$, returning $l$ when the counter reaches 0. The initial value $N$ can be chosen at will; the number of instructions in the code of function $F$ is a good choice.

A more elegant solution, suggested by an anonymous reviewer, uses a union-find data structure $U_F$. A first scan of the control-flow graph populates $U_F$ by adding an edge from $l$ to $l'$ for each instruction $l: \texttt{nop}(l')$, provided $l$ and $l'$ are not already in the same equivalence class. The effective destination $D_F(l)$, then, is defined as the canonical representative of $l$ in the union-find structure $U_F$.

### 9.2 Semantic preservation

Semantic preservation for branch tunneling follows from a simulation diagram of the “option” kind (see figure 4). Intuitively, the execution of a non-call, non-return instruction that causes a transition from point $l_1$ to point $l_2$ in the original code corresponds to the execution of zero or one instructions in the tunneled code, from point $D_F(l_1)$ to point $D_F(l_2)$. The “zero” case can appear for example when the instruction at $l_1$ is $\texttt{nop}(l_2)$. The definition of the invariant between execution states is therefore

$$[F] = [F'] \quad \Sigma \sim \Sigma' \quad S(\Sigma, F, \sigma, l, L, M) \sim S(\Sigma, F', \sigma, D_F(l), L, M)$$

for regular states, with the obvious definitions for call states, return states, and stack frames. For simulation diagrams of the “option” kind, we must provide a measure to show that it is not possible to take infinitely many “or zero” cases. For branch tunneling, a suitable measure is the number of \texttt{nop} instructions that are skipped starting with the current program point:

$$|S(\Sigma, F, sp, l, L, M)| = \#\texttt{nop}_F(l)$$

$$\#\texttt{nop}_F(l) = \begin{cases} 1 + \#\texttt{nop}_F(l') & \text{if } F.\text{code}(l) = [\texttt{nop}(l')] \text{ and } D_F(l) \neq l; \\ 0 & \text{otherwise.} \end{cases}$$

This definition is well founded because of the way $D_F$ is constructed from the union-find structure $U_F$. The crucial property of the $D$ and $\#\texttt{nop}$ functions is that, for all program points $l$,

$$D_F(l) = l \lor \exists l', \text{F.code}(l) = [\texttt{nop}(l')] \land D_F(l') = D_F(l) \land \#\texttt{nop}_F(l') < \#\texttt{nop}_F(l)$$

**Theorem 6** If $S_1 \sim S_2$ and $G \vdash S_1 \xrightarrow{t} S_1'$, either there exists $S'_2$ such that $G' \vdash S_2 \xrightarrow{t} S'_2$ and $S'_1 \sim S'_2$, or $|S'_1| < |S_1|$ and $t = \epsilon$ and $S'_1 \sim S_2$. 


10 Linearization of the control-flow graph

The next compilation step linearizes the control-flow graphs of LTL, replacing them by lists of instructions with explicit labels and unconditional and conditional branches to labels, in the style of assembly code. While the CFG representation of control is very convenient for performing dataflow analyses, the linearized representation makes it easier to insert new instructions, as needed by some of the subsequent passes.

Discussions of linearization in the literature focus on trace picking heuristics that reduce the number of jumps introduced, but consider the actual production of linearized code trivial. Our first attempts at proving directly the correctness of a trace picking algorithm that builds linearized code and performs branch tunneling on the fly showed that this is not so trivial. We therefore perform tunneling in a separate pass (see section \[9\]), then implement CFG linearization in a way that clearly separates heuristics from the actual production of linearized code.

10.1 The target language: LTLin

The target language for CFG linearization is LTLin, a variant of LTL where control-flow graphs are replaced by lists of instructions.

**LTLin instructions:**

\[
i := \begin{cases} \text{op}(op, \vec{\ell}, \ell) & \text{arithmetic operation} \\ \text{load}(\kappa, \text{mode}, \vec{\ell}, \ell) & \text{memory load} \\ \text{store}(\kappa, \text{mode}, \vec{\ell}, \ell) & \text{memory store} \\ \text{call}(\text{sig}, (\ell | \text{id}, \vec{\ell}), \ell) & \text{function call} \\ \text{tailcall}(\text{sig}, (\ell | \text{id}, \vec{\ell}), \ell) & \text{function tail call} \\ \text{cond}(\text{cond}, \vec{\ell}, \ell_{\text{true}}) & \text{conditional branch} \\ \text{goto}(\ell) & \text{unconditional branch} \\ \text{label}(\ell) & \text{definition of the label } \ell \\ \text{return} & \text{function return} \\ \text{return}(\ell) & \text{function return} \end{cases}
\]

**LTLin code sequences:**

\[
c := i_1 \ldots i_n
\]

**LTLin functions:**

\[
F := \{ \text{sig} = \text{sig}; \\
\text{params} = \vec{\ell}; \\
\text{stacksize} = n; \\
\text{code} = c \}
\]

The dynamic semantics of LTLin is similar to that of LTL as far as the handling of data is concerned. In execution states, program points within a function \(F\) are no longer represented by CFG labels \(l\), but instead are represented by code sequences \(c\) that are suffixes of \(F\). The first element of \(c\) is the instruction to execute next. As shown in figure \[\[13\]\], most instructions have “fall-through” behavior: they transition from \(i.c\) to \(c\). To resolve branches to a label \(l\), we use the auxiliary function \(\text{findlabel}(F, l)\) that returns the maximal suffix of \(F\).code that starts with \(\text{label}(l)\), if it exists.
\[\text{eval}_{op}(G, \sigma, op, L(\tilde{\ell})) = |v|\]

\[G \vdash S(\Sigma, F, \sigma, op(\tilde{\ell}, \tilde{\ell}, c), L, M) \xrightarrow{\epsilon} S(\Sigma, F, \sigma, c, L(\ell \leftarrow v), M)\]

\[\text{findlabel}(F, l_{\text{true}}) = |c'|\]

\[G \vdash S(\Sigma, F, \sigma, \text{goto}(l), c, L, M) \xrightarrow{\epsilon} S(\Sigma, F, \sigma, c', L, M)\]

\[\text{eval}_{\text{cond}}(\text{cond}, L(\tilde{\ell})) = |\text{true}|\]

\[G \vdash S(\Sigma, F, \sigma, \text{cond}(\text{cond}, l_{\text{true}}, l_{\text{false}}), c, L, M) \xrightarrow{\epsilon} S(\Sigma, F, \sigma, c', L, M)\]

\[\text{eval}_{\text{cond}}(\text{cond}, L(\tilde{\ell})) = |\text{false}|\]

\[G \vdash S(\Sigma, F, \sigma, \text{cond}(\text{cond}, l_{\text{true}}, l_{\text{false}}), c, L, M) \xrightarrow{\epsilon} S(\Sigma, F, \sigma, c, L, M)\]

Fig. 13 Semantics of LTLin (selected rules).

10.2 Code transformation

CFG linearization is performed in two steps that clearly separate the heuristic, correctness-irrelevant part of linearization from the actual, correctness-critical code generation part \[\text{(chap. 8)}\]. We first compute an enumeration \(l_1 \ldots l_n\) of the labels of the CFG nodes reachable from the entry node. The order of labels in this enumeration dictates the positions of the corresponding instructions in the list of LTLin instructions that we will generate. Following the verified validator approach, this enumeration of CFG nodes is computed by untrusted code written in Caml. It can implement any of the textbook heuristics for picking “hot” traces that should execute without branches, including static branch prediction. This enumeration is validated by a validator written in Coq that checks the following two conditions:

1. No node \(l\) appears twice in the enumeration.
2. All nodes \(l\) reachable from the function entry point appear in the enumeration.

For condition 2, the validator precomputes the set of reachable nodes using a trivial forward dataflow analysis, where the abstract domain is \(\{\text{false}, \text{true}\}\) and the transfer function is \(T(l, a) = a\). (By definition, all successors of a reachable node are reachable).

To generate LTLin code, we then concatenate the instructions of the control-flow graph in the order given by the enumeration \(l_1, \ldots, l_n\). Each instruction is preceded by \(\text{label}(l_i)\) and followed by \(\text{goto}\) to its successor, unless this \(\text{goto}\) is unnecessary because it would branch to an immediately following \(\text{label}\). Formally, the basic code generation function is of the form \(C(i, c)\) and returns a sequence \(c'\) of instructions obtained by prepending the translation of the LTL instruction \(i\) to the initial instruction sequence \(c\). Here are some representative cases:

\[C(\text{op}(op, \tilde{\ell}, l'), c) = \text{op}(op, \tilde{\ell}, l'), c\] if \(c\) starts with \(\text{label}(l')\);

\[C(\text{op}(op, \tilde{\ell}, l'), c) = \text{op}(op, \tilde{\ell}, l')\text{goto}(l').c\] otherwise.

\[C(\text{cond}(\text{cond}, \tilde{\ell}, l_{\text{true}}, l_{\text{false}}), c) = \text{cond}(\text{cond}, \tilde{\ell}, l_{\text{true}}), c\] if \(c\) starts with \(\text{label}(l_{\text{false}})\);

\[C(\text{cond}(\text{cond}, \tilde{\ell}, l_{\text{true}}, l_{\text{false}}), c) = \text{cond}(\neg \text{cond}, \tilde{\ell}, l_{\text{false}}), c\] if \(c\) starts with \(\text{label}(l_{\text{true}})\);

\[C(\text{cond}(\text{cond}, \tilde{\ell}, l_{\text{true}}, l_{\text{false}}), c) = \text{cond}(\text{cond}, \tilde{\ell}, l_{\text{true}}), \text{goto}(l_{\text{false}}), c\]

otherwise.
This function is then iterated over the enumeration \( l \) of CFG nodes, inserting the appropriate label instructions:

\[
\begin{align*}
C(F, \epsilon) &= \epsilon \\
C(F, l.\vec{l}) &= \text{label}(l).C(i, C(F, \vec{l})) \text{ if } F.\text{code}(l) = \lfloor i \rfloor
\end{align*}
\]

10.3 Semantic preservation

Each intra-function transition in the original LTL code corresponds to 2 or 3 transitions in the generated \( \text{LTLin} \) code: one to skip the label instruction, one to execute the actual instruction, and possibly one to perform the goto to the successor. The proof of semantic preservation is therefore based on a simulation diagram of the “plus” kind. The main invariant is: whenever the LTL program is at program point \( l \) in function \( F \), the \( \text{LTLin} \) program is at the instruction sequence \( \text{findlabel}(F', l) \) in the translation \( F' \) of \( F \).

\[
\begin{align*}
[F] &= [F'] \\
\Sigma \sim \Sigma' \\
\text{findlabel}(F', l) &= \lfloor c \rfloor \\
l \text{ is reachable from } F.\text{entrypoint} \\
S(\Sigma, F, \sigma, l, L, M) \sim S(\Sigma', F', \sigma, c, L, M)
\end{align*}
\]

A pleasant surprise is that the simulation proof goes through under very weak assumptions about the enumeration of CFG nodes produced by the external heuristics: conditions (1) and (2) of section 10.2 are all it takes to guarantee semantic preservation. This shows that our presentation of linearization is robust: many trace picking heuristics can be tried without having to redo any of the semantic preservation proofs.

11 Spilling, reloading, and materialization of calling conventions

The next compilation pass finishes the register allocation process described in section 8 by inserting explicit “spill” and “reload” operations around uses of pseudo-registers that have been allocated stack slots. Additionally, calling conventions are materialized in the generated code by inserting moves to and from the conventional locations used for parameter passing around function calls.

11.1 The target language: Linear

\textbf{Linear}, the target language for this pass, is a variant of \( \text{LTLin} \) where the operands of arithmetic operations, memory accesses and conditional branches are restricted to machine registers instead of arbitrary locations. This is consistent with the RISC instruction set of our target processor. (Machine registers, written \( r_m \) so far, will now be written \( r \) for simplicity.) Two instructions \texttt{getstack} and \texttt{setstack} are provided to move data between machine registers and stack slots \( s \).
Linear instructions:
\[ i ::= \text{getstack}(s, r) \mid \text{setstack}(r, s) \] reading, writing a stack slot
\[ \text{op}(op, \vec{r}, r) \] arithmetic operation
\[ \text{load}(\kappa, \text{mode}, \vec{r}, r) \] memory load
\[ \text{store}(\kappa, \text{mode}, \vec{r}, r) \] memory store
\[ \text{call}(\text{sig}, (r \mid id)) \] function call
\[ \text{tailcall}(\text{sig}, (r \mid id)) \] function tail call
\[ \text{cond}(\text{cond}, \vec{r}, l_{\text{true}}) \] conditional branch
\[ \text{goto}(l) \] unconditional branch
\[ \text{label}(l) \] definition of the label \( l \)
\[ \text{return} \] function return

Linear code sequences:
\[ c ::= i_1 \ldots i_n \] list of instructions

Linear functions:
\[ F ::= \{ \text{sig} = \text{sig}; \] size of stack data block
\[ \text{stacksize} = n; \] instructions
\[ \text{code} = c \} \]

Another novelty of Linear is that \text{call}, \text{tailcall} and \text{return} instructions, as well as function definitions, no longer carry a list of locations for their parameters or results: the generated Linear code contains all the necessary move instructions to ensure that these parameters and results reside in the locations determined by the calling conventions. Correspondingly, call states and return states no longer carry lists of values: instead, they carry full location maps \( L \) where the values of arguments and results can be found at conventional locations, determined as a function of the signature of the called function.

Program states:
\[ S ::= S(\Sigma, F, \sigma, c, L, M) \] regular state
\[ C(\Sigma, Fd, L, M) \] call state
\[ R(\Sigma, L, M) \] return state

Call stacks:
\[ \Sigma ::= (F(F, \sigma, c, L))^\ast \] list of frames

As shown in the dynamic semantics for Linear (see figure 4), the behavior of locations across function calls is specified by two functions: \text{entryfun}(L) determines the locations on entrance to the callee as a function of the locations \( L \) before the \text{call}, and \text{exitfun}(L, L') determines the locations in the callee when the \text{call} returns as a function of the callee’s locations before the call, \( L \), and the callee’s locations before the return, \( L' \). In summary, processor registers are global, but some are preserved by the callee; \text{local} and \text{incoming} slots of the caller are preserved across the call; and the \text{incoming} slots on entrance to the callee are the \text{outgoing} slots of the caller.

<table>
<thead>
<tr>
<th>Location ( l )</th>
<th>\text{entryfun}(L)(l)</th>
<th>\text{exitfun}(L, L')(l)</th>
</tr>
</thead>
<tbody>
<tr>
<td>( \tau )</td>
<td>( L(\tau) )</td>
<td>( L(\tau) ) if ( r ) is callee-save ( L'(\tau) ) if ( r ) is caller-save</td>
</tr>
<tr>
<td>local(( \tau, \delta ))</td>
<td>\text{undef}</td>
<td>( L(\text{local}(\tau, \delta)) )</td>
</tr>
<tr>
<td>incoming(( \tau, \delta ))</td>
<td>\text{undef}</td>
<td>( L(\text{incoming}(\tau, \delta)) )</td>
</tr>
<tr>
<td>outgoing(( \tau, \delta ))</td>
<td>\text{undef}</td>
<td>( L'(\text{incoming}(\tau, \delta)) )</td>
</tr>
</tbody>
</table>
eval_op(G, σ, op, L(r)) = \{v\}

G ⊢ S(Σ, F, σ, op(r, \vec{r}), c, L, M) ⊢ L(\vec{r}) = \text{ptr}(b, 0) \quad \text{funct}(G, b) = [Fd] \quad Fd.sig = \text{sig}

G ⊢ S(Σ, F, σ, call(sig, r).c, L, M) ⊢ C(F, σ, c, L).Σ, Fd, L, M)

L(r) = \text{ptr}(b, 0) \quad \text{funct}(G, b) = [Fd] \quad Fd.sig = \text{sig} \quad L' = \text{exitfun}(Σ.top.L, L)

G ⊢ S(Σ, F, σ, tailcall(sig, r).c, L, M) ⊢ C(Σ, Fd, L', M)

L' = \text{exitfun}(Σ.top.L, L)

G ⊢ S(Σ, F, σ, return.c, c, L, M) ⊢ R(Σ, L', \text{free}(M, σ))

alloc(M, 0, F.stacksize) = (σ, M') L' = \text{entryfun}(L)

⊲ \text{Fe}(\vec{t}) \triangleright v \quad \vec{t} = L(\text{loc_arguments}(\text{Fc.sig})) \quad L' = L(\text{loc_result}(\text{Fc.sig}) \leftarrow v)

G ⊢ C(Σ, \text{internal}(\text{Fc}), L, M) ⊢ S(Σ, F, code, σ, F.code, L', M')

G ⊢ R(F(F, σ, c, L0).Σ, L, M) ⊢ S(Σ, F, σ, c, L, M)

Fig. 14 Semantics of Linear. The transitions not shown are similar to those of LTLin.

In other words, the entryfun and exitfun anticipate, at the level of the Linear semantics, the effect of future transformations (placement of stack slots in memory and insertion of function prologues and epilogues to save and restore callee-save registers) performed in the next compilation pass (section 12).

In the rules for tailcall and return of figure 14, the notation Σ.top.L stands for the L component of the top frame in stack Σ. A suitable default is defined for an empty stack.

(F(F, σ, c, L).Σ).top.L = L \quad \epsilon.top.L = (\ell \mapsto \text{undef})

11.2 Code transformation

Our strategy for spilling and reloading is simplistic: each use of a spilled pseudo-register is preceded by a getstack instruction to reload the pseudo-register in a machine register, and each definition is followed by a setstack instruction that spills the result. No attempt is made to reuse a reloaded value, nor to delay spilling. We reserve 3 integer registers and 3 float registers to hold reloaded values and results of instructions before spilling. (This does not follow compiler textbooks, which prescribe re-running register allocation to assign registers to reload and spill temporaries. However, it is difficult to prove termination for this practice, and moreover it requires semantic reasoning about partially-allocated code.) The following case should give the flavor of the transformation:

\[ \text{op}(op, \vec{\ell}, \ell).c] = \text{let } \vec{r} = \text{regs_for}(\vec{\ell}) \text{ and } r = \text{reg_for}(\ell) \text{ in} \]

reloads(\vec{r}, \vec{r}).op(op, \vec{r}, \ell).spill(r, \ell).c

\text{reg_for}(\ell) \text{ returns } r \text{ if the location } \ell \text{ is a machine register } r, \text{ or a temporary register of the appropriate type if } \ell \text{ is a stack slot. reg_for}(\vec{\ell}) \text{ does the same for a list of locations, using different temporary registers for each location. spill}(r, \ell) \text{ generates the move or}
setstack operation that sets \( \ell \) to the value of register \( r \). Symmetrically, \( \text{reloads}(\vec{\ell}, \vec{r}) \) generates the move or getstack operations that set \( \vec{r} \) to the values of locations \( \vec{\ell} \).

For call and tailcall instructions with signature \( \text{sig} \) and arguments \( \vec{\ell} \), we insert moves from \( \vec{\ell} \) to the locations dictated by the calling conventions. These locations (a mixture of processor register and outgoing stack slots) are determined as a function \( \text{loc_arguments}(\text{sig}) \) of the signature \( \text{sig} \) of the called function. Likewise, the result of the call, which is passed back in the conventional location \( \text{loc_result}(\text{sig}) \), is moved to the result location of the call.

\[
[\text{call}(\text{sig}, \text{id}, \vec{\ell}, \ell).c] = \text{parallel_move}(\vec{\ell}, \text{loc_arguments}(\text{sig})).
\]
\[
\text{call}(\text{sig}, \text{id}).\text{spill}(\text{loc_result}(\text{sig}), \ell).[c]
\]

Symmetrically, at entry to a function \( F \), we insert moves from \( \text{loc_parameters}(F.\text{sig}) \) to \( F.\text{params} \). (\( \text{loc_parameters}(\text{sig}) \) is \( \text{loc_arguments}(\text{sig}) \) where outgoing slots are replaced by incoming slots.)

The moves inserted for function arguments and for function parameters must implement a parallel assignment semantics: some registers can appear both as sources and destinations, as in \((r_1, r_2, r_3) := (r_2, r_1, r_4)\). It is folklore that such parallel moves can be implemented by a sequence of elementary moves using at most one temporary register of each kind. Formulating the parallel move algorithm in Coq and proving its correctness was a particularly difficult part of this development. The proof is detailed in a separate paper [85].

11.3 Semantic preservation

The correctness proof for the spilling pass is surprisingly involved because it needs to account for the fact that the location states \( L \) and memory states \( M \) differ significantly between the original LTLin code and the generated Linear code. An inessential source of difference is that the Linear code makes use of temporary registers and outgoing and incoming stack locations while the LTLin code does not. A deeper difference comes from the fact that, in LTLin, locations other than function parameters are consistently initialized to the undef value, while in Linear some of these locations (e.g. processor registers) just keep whatever values they had in the caller before the call instruction. Performing arithmetic over this undef value would cause the original LTLin program to go wrong, but it can still pass this value around, store it in memory locations, and read it back. Therefore, some undef values found in LTLin register and memory states can become any other value in the corresponding Linear location and memory states.

To capture this fact, we use the “less defined than” ordering \( \leq \) between values defined by

\[
v \leq v' \overset{\text{def}}{=} v = v' \text{ or } v = \text{undef}
\]

and extended to memory states as follows:

\[
M \leq M' \overset{\text{def}}{=} \forall \kappa, b, \delta, v, \text{load}(\kappa, M, b, \delta) = |v| \Rightarrow \exists v', \text{load}(\kappa, M', b, \delta) = |v'| \wedge v \leq v'
\]

Leroy and Blazy [56, section 5.3] study the properties of this relation between memory states. It commutes nicely with the store, alloc and free operations over memory states.
Putting it all together, we define agreement $L \leq L'$ between a LTLin location state $L$ and a Linear location state $L'$ as

$$L \leq L' \overset{\text{def}}{=} L(\ell) \leq L'(\ell)$$

for all non-temporary registers or local stack slots $\ell$ and define the invariant relating LTLin and Linear execution states as follows.

$$\Sigma \sim \Sigma' : F.\text{sig} \quad L \leq L' \quad M \leq M'$$

$$S(\Sigma, F, \sigma, c, L, M) \sim S(\Sigma', [F], \sigma, [c], L', M')$$

$$\Sigma \sim \Sigma' : Fd.\text{sig} \quad \bar{v} \leq L'(\text{loc_arguments}(Fd.\text{sig})) \quad L' \approx \Sigma.\text{top.L} \quad M \leq M'$$

$$C(\Sigma, Fd, \bar{v}, M) \sim C(\Sigma', Fd, L', M')$$

$$\Sigma \sim \Sigma' : \text{sig} \quad \nu \leq L'(\text{loc_result(sig)}) \quad L' \approx \Sigma.\text{top.L} \quad M \leq M'$$

$$R(\Sigma, \nu, M) \sim R(\Sigma', L', M')$$

For call states and return states, the second premises capture the fact that the argument and return values can indeed be found in the corresponding locations dictated by the calling conventions, modulo the $\leq$ relation between values. The third premises $L' \approx \Sigma.\text{top.L}$ say that the current location state $L'$ and that of the caller $\Sigma.\text{top.L}$ assign the same values to any callee-save location. Finally, in the invariant $\Sigma \sim \Sigma' : \text{sig}$ relating call stacks, a call signature $\text{sig}$ is threaded through the call stack to make sure that the caller and the callee agree on the result type of the call, and therefore on the location used to pass the return value.

$$\text{sig.res} = \lfloor \text{int} \rfloor$$

$$\epsilon \sim \epsilon : \text{sig}$$

$$\Sigma \sim \Sigma' : F.\text{sig} \quad \bar{c} = \text{spill(loc_result(sig), } \ell)[c] \quad \text{postcall}(L) \leq L'$$

$$F(\ell, F, \sigma, \text{postcall}(L), c).\Sigma \sim F([F], \sigma, L', \bar{c}).\Sigma' : \text{sig}$$

Armed with these definitions and the proof of the parallel move algorithm of \cite{85}, we prove semantic preservation for this pass using a simulation diagram of the “star” kind. The only part of the transformation that could cause stuttering is the elimination of a redundant move from $\ell$ to $\ell$. To prove that stuttering cannot happen, it suffices to note that the length of the LTLin instruction sequence currently executing decreases in this case.

12 Construction of the activation record

The penultimate compilation pass lays out the activation record for each function, allocating space for stack slots and turning accesses to slots into memory loads and stores. Function prologues and epilogues are added to preserve the values of callee-save registers.
12.1 The target language: Mach

The last intermediate language in our gentle descent towards assembly language is called Mach. It is a variant of Linear where the three infinite supplies of stack slots (local, incoming and outgoing) are mapped to actual memory locations in the stack frames of the current function (for local and outgoing slots) or the calling function (for incoming slots).

Mach instructions:

\[ i ::= \text{setstack}(r, \tau, \delta) \]  
register to stack move

\[ \text{getstack}(\tau, \delta, r) \]  
stack to register move

\[ \text{getparent}(\tau, \delta, r) \]  
caller’s stack to register move

\[ \ldots \]  
as in Linear

In the three new move instructions, \( \tau \) is the type of the data moved and \( \delta \) its word offset in the corresponding activation record.

Mach code:

\[ c ::= i_1 \ldots i_n \]  
list of instructions

Mach functions:

\[ F ::= \{ \text{sig} = \text{sig}; \]  

\[ \text{stack.high} = n; \]  
upper bound of stack data block

\[ \text{stack.low} = n; \]  
lower bound of stack data block

\[ \text{retaddr} = \delta; \]  
offset of saved return address

\[ \text{link} = \delta; \]  
offset of back link

\[ \text{code} = c \} \]  
instructions

Functions carry two byte offsets, \( \text{retaddr} \) and \( \text{link} \), indicating where in the activation record the function prologue should save the return address into its caller and the back link to the activation record of its caller, respectively.

Program states:

\[ S ::= S(\Sigma, F, \sigma, c, R, M) \]  
regular states

\[ C(\Sigma, Fd, R, M) \]  
call states

\[ R(\Sigma, R, M) \]  
return states

Call stacks:

\[ \Sigma ::= (\mathcal{F}(F, \sigma, m, c))^* \]  
list of frames

Semantically, the main difference between Linear and Mach is that, in Mach, the register state \( R \) mapping processor registers to values is global and shared between caller and callee. In particular, \( R \) is not saved in the call stack, and as shown in figure 15, there is no automatic restoration of callee-save registers at function return; instead, the Mach code generator produces appropriate setstack and getstack instructions to save and restore used callee-save registers at function prologues and epilogues.

The setstack and getstack instructions are interpreted as memory stores and loads relative to the stack pointer. We write \( \kappa(\tau) \) for the memory quantity appropriate for storing a value of type \( \tau \) without losing information, namely \( \kappa(\text{int}) = \text{int32} \) and \( \kappa(\text{float}) = \text{float64} \). For the getparent instruction, we recover a pointer to the caller’s stack frame by loading from the link location of our stack frame, then load from this pointer. This additional indirection is needed since, in our memory model, the callee’s stack frame is not necessarily adjacent to that of the caller. This linking of stack frames is implemented by the rule for function entry.

The rules for call and function entry also make provisions for saving a return address within the caller’s function code in the retaddr location of the activation record. This return address (a pointer to an instruction within a code block) becomes
reduced in the next compilation pass (generation of assembly code), but it is convenient to reflect it in the semantics of Mach. To this end, the semantics is parameterized by a predicate \( \text{retaddr}(c, ra) \) that relates this return address \( ra \) with the caller's function \( F \) and the code sequence \( c \) that immediately follows the call instruction.

In section 14.2, we will see how to define this predicate in a way that accurately characterizes the return address. The rules for return and tailcall contain premises that check that the values contained in the retaddr and link locations of the activation record were preserved during the execution of the function.

### 12.2 Code transformation

The translation from Linear to Mach proceeds in two steps. First, the Linear code is scanned to determine which stack slots and callee-save registers it uses. Based on this information, the activation record is laid out following the general shape pictured in figure 15. The total size of the record and the byte offsets for each of its areas are determined. From these offsets, we can define a function \( \Delta \) mapping callee-save registers, local and outgoing stack slots to byte offsets, as suggested in figure 14. (Note that these offsets are negative, while positive offsets within the activation frame correspond
to Cminor stack data. This choice is compatible with our pointer and memory model, where offsets in pointers are signed integers, and it simplifies the soundness proof.)

The generation of Mach code is straightforward. getslot and setslot Linear instructions are rewritten as follows:

\[
\begin{align*}
\text{getslot}(\text{local}(\tau, \delta), r) &= \text{getstack}(\tau, \Delta(\text{local}(\tau, \delta)), r) \\
\text{getslot}(\text{outgoing}(\tau, \delta), r) &= \text{getstack}(\tau, \Delta(\text{outgoing}(\tau, \delta)), r) \\
\text{setslot}(r, \text{local}(\tau, \delta)) &= \text{setstack}(r, \tau, \Delta(\text{local}(\tau, \delta))) \\
\text{setslot}(r, \text{outgoing}(\tau, \delta)) &= \text{setstack}(r, \tau, \Delta(\text{outgoing}(\tau, \delta)))
\end{align*}
\]

Moreover, instructions to save and restore the callee-save registers \(r_1, \ldots, r_n\) used in the function are inserted as function epilogue and prologue:

\[
\begin{align*}
\text{return} &= \ldots \text{getstack}(\tau(r_i), \Delta(r_i), r_i) \ldots \text{return} \\
[F] &= \{\text{code} = \ldots \text{setstack}(r_i, \tau(r_i), \Delta(r_i)) \ldots [F\text{.code}]; \ldots\}
\end{align*}
\]

Moreover, the translation of a function \([F]\) must fail if the “frame” part of the activation record (everything except the Cminor stack data) is bigger than \(2^{31}\) bytes. Indeed, in this case the signed integer offsets used to access locations within the activation record would overflow, making it impossible to access some frame components.
12.3 Semantic preservation

While the code transformation outlined above is simple, its proof of correctness is surprisingly difficult, mostly because it entails reasoning about memory separation properties (between areas of the activation record and between different activation records). To manage this complexity, we broke the proof in two sub-proofs, using an alternate semantics for Mach to connect them.

In this alternate semantics, the “frame” part of activation records does not reside in memory; instead, its contents are recorded separately in a component $\Phi$ of regular states. This environment $\Phi$ maps (type, byte offset) pairs to values, taking overlap into account in the style of the maps $L$ from locations to values introduced in section 8.3. Each function activation has its own frame environment $\Phi$, saved and restored from the call stack $\Sigma$. In the alternate semantics for Mach, the getstack and setstack instructions are reinterpreted as accesses and updates to $\Phi$, and getparent instructions as accesses to $\Sigma$.top.$\Phi$.

The first part of the proof shows a simulation diagram of the “plus” kind between executions of the original Linear code and executions of the generated Mach code using the alternate semantics outlined above. Thanks to the alternate semantics, memory states are identical between pairs of matching Linear and Mach states. The main invariant to be enforced is agreement between, on the Linear side, the location states $L$ and $\Sigma$.top.$L$ of the current and calling functions and, on the Mach side, the register state $R$ and the frame states $\Phi$ and $\Sigma$.top.$\Phi$. This agreement captures the following conditions:

- $L(r) = R(r)$ for all registers $r$;
- $L(s) = \Phi(\tau, \Delta(s))$ for all local and outgoing stack slots $s$ of type $\tau$ used in the current function;
- $L(s) = \Sigma$.top.$\Phi(\tau, \Delta(s))$ for all incoming slots $s$ of type $\tau$ used in the current function;
- $\Sigma$.top.$L(r) = \Phi(\tau, \Delta(r))$ for all callee-save registers $r$ of type $\tau$ used in the current function;
- $\Sigma$.top.$L(r) = R(r)$ for all callee-save registers $r$ not used in the current function.

The preservation of agreement during execution steps follows mainly from separation properties between the various areas of activation records.

The second part of the proof shows a lock-step simulation result between executions of Mach programs that use the alternate and standard semantics, respectively. Here, the memory states $M$ (of the alternate semantics) and $M'$ (of the standard semantics) differ: for each activation record $b$, the block $M'(b)$ is larger than the block $M(b)$ (because it contains additional “frame” data), but the two blocks have the same contents on byte offsets valid for $M(b)$ (these offsets correspond to the Cminor stack data). We capture this connection between memory states by the “memory extension” ordering $M \leq M'$:

$$M \leq M' \overset{\text{def}}{=} \forall \kappa, b, \delta, v, \text{ load}(\kappa, M, b, \delta) = [v] \implies \text{ load}(\kappa, M', b, \delta) = [v]$$

Leroy and Blazy [3, section 5.2] study the properties of this relation between memory states and shows that it commutes nicely with the store, alloc and free operations over memory states.
Another invariant that we must maintain is that the contents of the block \( M'(b) \) agree with the frame state \( \Phi \) of the alternate Mach semantics:

\[
F, M, M' \models \Phi \sim b, \delta \quad \text{def} \quad b \text{ is valid in } M \land \mathcal{L}(M, b) = 0 \\
\land \mathcal{L}(M', b) = F.\text{stack}_\text{low} \land \mathcal{H}(M', b) \geq 0 \\
\land \delta = F.\text{stack}_\text{low} \mod 2^{12} \\
\land \forall r, n, \quad F.\text{stack}_\text{low} \leq n \land n + |r| \leq 0 \implies \text{load}(\kappa(\tau), M', b, n) = [\Phi(\tau, n)]
\]

The invariant between alternate Mach states and standard Mach states is, then, of the following form:

\[
\Sigma \sim \Sigma' \quad F, M, M' \models \Phi \sim \sigma, \delta \quad M \leq M' \\
\Sigma' \prec \sigma \\
\mathcal{S}(\Sigma, F, \text{ptr}(\sigma, \delta), c, R, \Phi, M) \sim \mathcal{S}(\Sigma', F, \text{ptr}(\sigma, \delta), c, R, M')
\]

The notation \( \Sigma' \prec \sigma \) means that the stack blocks \( \sigma_1, \ldots, \sigma_n \) appearing in the call stack \( \Sigma' \) are such that \( \sigma > \sigma_1 > \ldots > \sigma_n \) and are therefore pairwise distinct. To complete the proof of simulation between the alternate and standard semantics for Mach, we need to exploit well-typedness properties. The frame environments \( \Phi \) used in the alternate semantics of Mach satisfy the classic “good variable” property \( \Phi\{(\tau, \delta) \leftarrow v\}(\tau, \delta) = v \) regardless of whether the value \( v \) matches the claimed type \( \tau \). However, once frames are mapped to memory locations, writing e.g. a float value with memory quantity \text{int32} and reading it back with the same memory quantity results in \text{undef}, not the stored value. More precisely:

**Lemma 8** Assume \( \text{storestack}(\tau, M, \sigma, \delta, v) = [M'] \). Then, \( \text{loadstack}(\tau, M', \sigma, \delta) = [v] \) if and only if \( v : \tau \) (as defined in section 3.2).

Therefore, we need to exploit the well-typedness of the Mach code in a trivial int-or-float type system in the style of section 4.3 to ensure that the values \( v \) stored in a stack location of type \( \tau \) always semantically belong to type \( \tau \). We say that a Mach alternate execution state \( S \) is well typed if

- all functions and code sequences appearing in \( S \) are well typed;
- all abstract frames \( \Phi \) appearing in \( S \) are such that \( \forall \tau, \delta, \Phi(\tau, \delta) : \tau \);  
- all register states \( R \) appearing in \( S \) are such that \( \forall r, R(r) : \tau(r) \).

We can then prove a “subject reduction” lemma showing that well-typedness is preserved by transitions.

**Lemma 9** If \( G \vdash S \xrightarrow{L} S' \) in the Mach abstract semantics and \( S \) is well typed, then \( S' \) is well typed.

Combining this well-typedness property with the invariant between alternate and standard Mach states, we prove the following lock-step simulation result between the two Mach semantics.

**Lemma 10** If \( G \vdash S_1 \xrightarrow{L} S'_1 \) in the Mach abstract semantics and \( S_1 \) is well typed and \( S_1 \sim S_2 \), there exists \( S'_2 \) such that \( G \vdash S_2 \xrightarrow{L} S'_2 \) in the standard semantics and \( S'_1 \sim S'_2 \).

Semantic preservation for the compiler pass that constructs activation records then follows from the two sub-proofs of simulation outlined above.
Machine instructions:

- `add`  
- `addi`  
- `addis`  
- `addze`  
- `and`  
- `andc`  
- `andi`  
- `andis`  
- `b`  
- `bctr`  
- `bf`  
- `bl`  
- `bs`  
- `blr`  
- `bt`  
- `cmplw`  
- `cmplwi`  
- `cmpw`  
- `cmpwi`  
- `cror`  
- `divw`  
- `divwu`  
- `eqv`  
- `extsb`  
- `extsh`  
- `fabs`  
- `fadd`  
- `fcmpu`  
- `fdiv`  
- `fmadd`  
- `fmr`  
- `fmsub`  
- `fmul`  
- `fneg`  
- `frsp`  
- `fsub`  
- `lbz`  
- `lbzx`  
- `lfd`  
- `lfdx`  
- `lfs`  
- `lfsx`  
- `lha`  
- `lhax`  
- `lhz`  
- `lhzx`  
- `lwz`  
- `lwzx`  
- `mfcr`  
- `mflr`  
- `mr`  
- `mtctr`  
- `mtlr`  
- `mulli`  
- `mullw`  
- `nand`  
- `nor`  
- `or`  
- `orc`  
- `ori`  
- `oris`  
- `rlwinm`  
- `sraw`  
- `srawi`  
- `srw`  
- `stb`  
- `stbx`  
- `stfd`  
- `stfdx`  
- `stfs`  
- `stfsx`  
- `stw`  
- `stwx`  
- `subfc`  
- `subfic`  
- `xor`  
- `xori`  
- `xoris`  

Macro-instructions:

- `allocframe`, `freeframe`: allocation and deallocation of a stack frame
- `lfi`: load a floating-point constant in a float register
- `fcti`, `fctiu`: conversion from floats to integers
- `ictf`, `iuctf`: conversion from integers to floats

**Fig. 17** The subset of PowerPC instructions used in Compcert.

### 13 The output language: PowerPC assembly language

The target language for our compiler is **PPC**, an abstract syntax for a subset of the PowerPC assembly language [47], comprising 82 of the 200+ instructions of this processor, plus 7 macro-instructions. The supported instructions are listed in figure 17.

#### 13.1 Syntax

The syntax of PPC has the following shape:

**Integer registers:** \( r_i ::= \text{R}0 \mid \text{R}1 \mid \ldots \mid \text{R}31 \)

**Float registers:** \( r_f ::= \text{F}0 \mid \text{F}1 \mid \ldots \mid \text{F}31 \)

**Condition bits:** \( r_c ::= \text{CR}0 \mid \text{CR}1 \mid \text{CR}2 \mid \text{CR}3 \)

**Constants:** \( \text{cst} ::= n \mid \text{lo}16(id + \delta) \mid \text{hi}16(id + \delta) \)

**Instructions:** \( i ::= \text{label}(\text{lbl}) \mid \text{bt}(r_c, \text{lbl}) \mid \text{bt}(r_f, \text{lbl}) \mid \text{add}(r_i, r_i', r_i'') \mid \text{addi}(r_i, r_i', \text{cst}) \mid \text{fadd}(r_f, r_f', r_f'') \mid \ldots \)

**Internal functions:** \( F ::= \text{i}^* \)

PPC is an assembly language, not a machine language. This is apparent in the use of symbolic labels in branch instructions such as `bt`, and in the use of symbolic constants `lo16(id + \delta)` and `hi16(id + \delta)` as immediate operands of some instructions. (These constants, resolved by the linker, denote the low-order and high-order 16 bits of the memory address of symbol `id` plus offset `\delta`.)
Moreover, PPC features a handful of macro-instructions that expand to canned sequences of actual instructions during pretty-printing of the abstract syntax to concrete assembly syntax. These macro-instructions include allocation and deallocation of the stack frame (mapped to arithmetic on the stack pointer register), conversions between integers and floats (mapped to memory transfers and complicated bit-level manipulations of IEEE floats), and loading of a floating-point literal (mapped to a load from a memory-allocated constant). The reason for treating these operations as basic instructions is that the memory model and the axiomatization of IEEE float arithmetic that we use are too abstract to verify the correctness of the corresponding canned instruction sequences. (For example, our memory model cannot express that two abstract stack frames are adjacent in memory.) We leave this verification to future work, but note that these canned sequences of instructions are identical to those used by GCC and other PowerPC compilers and therefore have been tested extensively.

13.2 Semantics

Program states in PPC are pairs $S ::= (R, M)$ of a memory state $M$ and a register state $R$ associating values to the processor registers that we model, namely integer registers $r_i$, floating-point registers $r_f$, bits 0 to 3 of the condition register $CR$, the program counter $PC$, and the special “link” and “counter” registers $LR$ and $CTR$.

The core of PPC’s operational semantics is a transition function $T(i, S) = [S']$ that determines the state $S'$ after executing instruction $i$ in initial state $S$. In particular, the program counter $PC$ is incremented (for fall-through instructions) or set to the branch target (for branching instructions). We omit the definition of $T$ in this article, as it is a very large case analysis, but refer the reader to the Coq development for more details.

The semantics of PPC, then, is defined by just two transition rules:

\[
\begin{align*}
R(PC) = \text{ptr}(b, n) & \hspace{1em} G(b) = [\text{internal}(c)] & c\#n = [i] \hline
T(i, (R, M)) = ([R', M']) \\
G \vdash (R, M) \xrightarrow{c} (R', M') \hline
\end{align*}
\]

\[
\begin{align*}
R(PC) = \text{ptr}(b, 0) & \hspace{1em} G(b) = [\text{external}(Fe)] \\
\text{extcall_arguments}(R, M, Fe.sig) = [v] & \hspace{1em} Fe(v) \xrightarrow{v} v \\
R' = R(PC \leftarrow R(LR), \text{extcall_result}(Fe.sig) \leftarrow v) \\
G \vdash (R, M) \xrightarrow{Fe} (R', M) \\
\end{align*}
\]

The first rule describes the execution of one PPC instruction within an internal function. The notation $c\#n$ denotes the $n$th instruction in the list $c$. The first three premises model abstractly the act of reading and decoding the instruction pointed to by the program counter $PC$. For simplicity, we consider that all instructions occupy one byte in memory, so that incrementing the program counter corresponds to branching to the next instruction. It would be easy to account for variable-length instructions (e.g. 4 bytes for regular instructions, 0 for labels, and $4n$ bytes for macro-instructions).

The second rule describes the big-step execution of an invocation of an external function. The $\text{extcall_arguments}$ function extracts the arguments to the call from the registers and stack memory locations prescribed by the signature of the external call; likewise, $\text{extcall_result}$ denotes the register where the result must be stored. Conventionally,
the address of the instruction following the call is found in register LR; setting PC to \( R(LR) \) therefore returns to the caller.

### 13.3 Determinism

Determinism of the target language plays an important role in the general framework described in section 2. It is therefore time to see whether the semantics of PPC is deterministic. In the general case, the answer is definitely “no”: in the rule for external function calls, the result value \( v \) of the call is unconstrained and can take any value, resulting in different executions for the same PPC program. However, this is a form of external nondeterminism: the choice of the result value \( v \) is not left to the program, but is performed by the “world” (operating system, user interaction, . . . ) in which the program executes. As we now formalize, if the world is deterministic, so is the semantics of PPC. A deterministic world is modeled as a partial function \( W \) taking the identifier of an external call and its argument values and returning the result value of the call as well as an updated world \( W' \). A finite trace \( t \) or infinite trace \( T \) is legal in a world \( W \), written \( W \models t \) or \( W \models T \), if the result values of external calls recorded in the trace agree with what the world \( W \) imposes:

\[
W \models \epsilon \\
W(id, \bar{v}) = [v, W'] \quad W' \models t \\
W = id(\bar{v} \mapsto v).t
\]

\[
W(id, \bar{v}) = [v, W'] \quad W' \models T
\]

We extend this definition to program behaviors in the obvious way:

\[
W \models converges(t, n) \\
W \models T \\
W \models diverges(T) \\
W \models goeswrong(t)
\]

We could expect that a PPC program has at most one behavior \( B \) that is legal in a deterministic initial world \( W \). This is true for terminating behaviors, but for diverging behaviors a second source of apparent nondeterminism appears, caused by the coinductive definition of the infinite closure relation \( G \vdash S \rightarrow \infty \) in section 3.5. Consider a program \( P \) that diverges silently, such as an infinite empty loop. According to the definitions in section 3.5, this program has behaviors \( diverges(T) \) for any finite or infinite trace \( T \), not just \( T = \epsilon \) as expected. Indeed, no finite observation of the execution of \( P \) can disprove the claim that it executes with a trace \( T \neq \epsilon \). However, using classical logic (the axiom of excluded middle), it is easy to show that the set of possible traces admits a minimal element for the prefix ordering between traces \( T \). This minimal trace is infinite if the program is reactive (performs infinitely many I/O operations separated by finite numbers of internal computation steps) and finite otherwise (if the program eventually loops without performing any I/O). By restricting observations to legal behaviors with minimal traces, we finally obtain the desired determinism property for PPC.

**Theorem 7** Let \( P \) be a PPC program, \( W \) be a deterministic initial world, and \( P \vdash B \) and \( P \vdash B' \) be two executions of \( P \). If \( W \models B \) and \( W \models B' \) and moreover the traces of \( B \) and \( B' \) are minimal, then \( B' = B \) up to bisimilarity of infinite traces.
14 Generation of PowerPC assembly language

14.1 Code generation

The final compilation pass of Compcert translates from Mach to PPC by expanding Mach instructions into canned sequences of PPC instructions. For example, a Mach conditional branch \texttt{cond}(\texttt{cond}, \vec{r}, \texttt{ltrue}) becomes a \texttt{cmplv}, \texttt{cmplwi}, \texttt{cmpv}, \texttt{cmpvi} or \texttt{fcmp} instruction that sets condition bits, followed in some cases by a \texttt{cror} instruction to merge two condition bits, followed by a \texttt{bt} or \texttt{bf} conditional branch. Moreover, Mach registers are injected into PPC integer or float registers.

The translation deals with various idiosyncrasies of the PowerPC instruction set, such as the limited range for immediate arguments to integer arithmetic operations, and the fact that register \texttt{R0} reads as 0 when used as argument to some instructions. Two registers (\texttt{R2} and \texttt{F13}) are reserved for these purposes. The translation is presented as a number of "smart constructor" functions that construct and combine sequences of PPC operations. To give the flavor of the translation, here are the smart constructors for "load integer immediate" and "add integer immediate". The functions \texttt{low}(n) and \texttt{high}(n) compute the signed 16-bit integers such that \(n = \texttt{high}(n) \times 2^{16} + \texttt{low}(n)\).

\begin{align*}
\text{loadimm}(r, n) &= \begin{cases} 
\text{addi}(r, \texttt{R0}, n) & \text{if } \texttt{high}(n) = 0; \\
\text{addi}(r, \texttt{R0}, \texttt{high}(n)) & \text{if } \texttt{low}(n) = 0; \\
\text{addi}(r, \texttt{R0}, \texttt{high}(n)); \text{ori}(r, r, \texttt{low}(n)) & \text{otherwise}
\end{cases} \\
\text{addimm}(r_d, r_s, n) &= \begin{cases} 
\text{addimm}(\texttt{R2}, n); \text{add}(r_d, r_s, \texttt{R2}) & \text{if } r_d = \texttt{R0} \text{ or } r_s = \texttt{R0}; \\
\text{addi}(r_d, r_s, n) & \text{if } \texttt{high}(n) = 0; \\
\text{addi}(r_d, r_s, \texttt{high}(n)) & \text{if } \texttt{low}(n) = 0; \\
\text{addi}(r_d, r_s, \texttt{high}(n)); \text{addi}(r_d, r_d, \texttt{low}(n)) & \text{otherwise}
\end{cases}
\end{align*}

Just as the generation of Mach code must fail if the activation record is too large to be addressed by machine integers (section 12.2), the PPC generator must fail if the translation of a function contains \(2^{31}\) or more instructions, since it would then be impossible to address some of the instructions via a signed 32-bit offset from the beginning of the function.

14.2 Semantic preservation

Semantic preservation for PPC generation is proved using a simulation diagram of the "option" type. The two main invariants to be preserved are:

1. The \texttt{PC} register contains a pointer \texttt{ptr}(b, \delta) that corresponds to the Mach function \(F\) and code sequence \(c\) currently executing:
   \[ F, c \sim \texttt{ptr}(b, \delta) \overset{\text{def}}{=} G(b) = \lfloor \text{internal}(F) \rfloor \land \lfloor c \rfloor = \text{suffix}([F], \delta) \]

2. The Mach register state \(R\) and stack pointer \(\sigma\) agree with the PPC register state \(R'\):
   \[ R, \sigma \sim R' \overset{\text{def}}{=} R'(R1) = \sigma \land \forall r, R(r) = R'(r) \]

   where \(\top\) denotes the PPC register associated with the Mach register \(r\). (Conventionally, the \texttt{R1} register is used as the stack pointer.)
More precisely, matching between a Mach execution state and a PPC execution state is defined as follows:

\[
\begin{align*}
\Sigma \text{ wf } & F, c \sim R'(PC) \quad R, \sigma \sim R' \\
S(\Sigma, F, \sigma, c, R, M) & \sim (R', M) \\
\Sigma \text{ wf } & R'(PC) = \text{ptr}(b, 0) \quad G(b) = \lfloor Fd \rfloor \quad R'('LR') = \Sigma.\text{top}.ra \\
\Sigma \text{ wf } & R'(PC) = \Sigma.\text{top}.ra \quad R, \Sigma.\text{top}.\sigma \sim R' \\
C(\Sigma, Fd, R, M) & \sim (R', M) \\
\Sigma \text{ wf } & R'(PC) = \Sigma.\text{top}.ra \\
R(\Sigma, R, M) & \sim (R', M)
\end{align*}
\]

The invariant \( \Sigma \text{ wf} \) over Mach call stacks is defined as \( F, c \sim ra \) for all \( F(\sigma, ra, c) \in \Sigma \). The case for call states reflects the convention that the caller saves its return address in register LR before jumping to the first instruction of the callee. As mentioned in section 12.1, the Mach semantics is parameterized by an oracle \( \text{retaddr}(F, c, ra) \) that guesses the code pointer \( ra \) pointing to the PPC code corresponding to the translation of Mach code \( c \) within function \( F \). We construct a suitable oracle by noticing that the translation of a Mach code \( i_1 \ldots i_n \) is simply the concatenation \( [i_1] \ldots [i_n] \) of the translations of the instructions. Therefore, the offset of the return address \( ra \) is simply the position of the suffix \( [c] \) of \( [F] \). It is always uniquely defined if \( c \) is a suffix of \( F.\text{code} \), which the Mach semantics guarantees. The simulation diagram is of the “star” kind because Mach transitions from return states \( R \) to regular states \( S \) correspond to zero transitions in the generated PPC code. The absence of infinite stuttering is trivially shown by associating measure 1 to return states and measure 0 to regular and call states. The proof of the simulation diagram is long because of the high number of cases to consider but presents no particular difficulties. To reason more easily about the straight-line execution of a sequence of non-branching PPC instructions, we make heavy use of the following derived execution rule:

\[
R_0(\text{PC}) = \text{ptr}(b, \delta) \quad G(b) = \lfloor \text{internal}(c) \rfloor \quad \text{suffix}(c, \delta) = i_1 \ldots i_n, c' \quad n > 0 \\
\text{for all } k \in \{1, \ldots, n\}, T(i_k, (R_k-1, M_{k-1})) = [(R_k, M_k)] \text{ and } R_k(\text{PC}) = R_{k-1}(\text{PC}) + 1 \\
G \vdash (R_0, M_0) \xrightarrow{\delta}^+ (R_n, M_n)
\]

15 The Coq development

We now discuss the Coq implementation of the algorithms and proofs described in this paper.

15.1 Specifying in Coq

The logic implemented by Coq is the Calculus of Inductive and Coinductive Constructions (CICC), a very powerful constructive logic. It supports equally well three familiar styles of writing specifications: by functions and pattern-matching, by inductive or coinductive predicates representing inference rules, and by ordinary predicates in first-order logic. All three styles are used in the Compceert development, resulting
in specifications and statements of theorems that remain quite close to what can be found in programming language research papers.

CICC also features higher-order logic, dependent types, a hierarchy of universes to enforce predicativity, and an ML-style module system. These advanced logical features are used sparingly in our development: higher-order functions and predicates are used for iterators over data structures and to define generic closure operations; simple forms of dependent types are used to attach logical invariants to some data structures and some monads (see section 6.4); coinduction is used to define and reason about infinite transition sequences; parameterized modules are used to implement the generic dataflow solvers of section 7.1. Most of our development is conducted in first-order logic, however.

Two logical axioms (not provable in Coq) are used: function extensionality (if $\forall x, f(x) = g(x)$, then the functions $f$ and $g$ are equal) and proof irrelevance (any two proof terms of the same proposition $P$ are equal). It might be possible to avoid using these two axioms, but they make some proofs significantly easier. The proofs of the semantic preservation theorems are entirely constructive. The only place where classical logic is needed, under the form of the axiom of excluded middle, is to show the existence of minimal traces for infinite executions (see section 13.3). This set of three axioms is consistent with the predicative version of Coq’s logic that we use.

15.2 Proving in Coq

While Coq proofs can be checked a posteriori in batch mode, they are developed interactively using a number of tactics as elementary proof steps. The sequence of tactics used constitutes the proof script. Building such scripts is surprisingly addictive, in a videogame kind of way, but reading them is notoriously difficult. We were initially concerned that adapting and reusing proof scripts when specifications change could be difficult, forcing many proofs to be rewritten from scratch. In practice, careful decomposition of the proofs in separate lemmas enabled us to reuse large parts of the development even in the face of major changes in the semantics, such as switching from the “mixed-step” semantics described in [57] to the small-step transition semantics described in this paper.

Our proofs frequently use the basic proof automation facilities provided by Coq, mostly eauto (Prolog-style resolution), omega (Presburger arithmetic) and congruence (a decision procedure for ground equalities with uninterpreted symbols). However, these tactics do not combine automatically, and significant manual massaging of the goals is necessary before they apply. The functional induction and functional inversion mechanisms of Coq 8.1 helped reason about functions defined by complex pattern-matching.

Coq also provides a dedicated Ltac language for users to define their own tactics. We used this facility occasionally, for instance to define a “monadic inversion” tactic that recursively simplifies hypotheses of the form $(\text{do } x \leftarrow a; b)\ s = \text{OK}(s', r)$ into $\exists s_1, \exists x.\ a\ s = \text{OK}(s_1, x) \land b\ s_1 = \text{OK}(s', r)$. There is no doubt that a Coq expert could have found more opportunities for domain-specific tactics and could have improved significantly our proof scripts.

As mentioned earlier, most of the development is conducted in first-order logic, suggesting the possibility of using automated theorem provers such as SMT solvers. Preliminary experiments with using SMT solvers to prove properties of the Compcert
memory model [59] indicate that many but not all of the lemmas can be proved automatically. While fully automated verification of a program like CompCert appears infeasible with today’s technology, we expect that our interactive proof scripts would shrink significantly if Coq provided a modern SMT solver as one of its tactics.

15.3 Size of the development

The size of the Coq development can be estimated from the line counts given in figure 18. The whole development represents approximately 37000 lines of Coq (excluding comments and blank lines) plus 1000 lines of code directly written in Caml. The overall effort represents approximately 2 person-years of work.

The Coq datatype and function definitions that implement the compiler itself (column “Code in Coq” in figure 18) account for 14% of the source. In other terms, the Coq verification is about 6 times larger than the program being verified. The remaining 86% comprise 10% of specifications (mostly, the operational semantics for the source, target and intermediate languages), 21% of statements of lemmas, theorems and supporting definitions, 44% of proof scripts and 8% of directives, module declarations, and custom proof tactics.

The sizes of individual passes are relatively consistent: the most difficult passes (RTL generation, register allocation, spilling and reloading, and layout of the activa-
tion record) take between 2000 and 3000 lines each, while simpler passes (constant propagation, CSE, tunneling, linearization) take less than 1500 lines each. One outlier is the PPC code generation pass which, while conceptually simple, involves large definitions and proofs by case analysis, totaling more than 3300 lines. Among the supporting libraries, the formalizations of machine integer arithmetic and of the memory model are the largest and most difficult, requiring 1900 and 2300 lines respectively.

Checking all the proofs in the development takes about 7.5 minutes of CPU time on a 2.4 GHz Intel Core 2 processor equipped with 4 Gb of RAM and running 64-bit Linux. The version of Coq used is 8.1pl3. Parallel make with 2 cores results in a wall-clock time of 4.5 minutes.

16 Experimental results

16.1 Extracting an executable compiler

As mentioned in the Introduction, the verified parts of the Compcert compiler are programmed directly in Coq, then automatically translated to executable Caml code using Coq’s extraction facility \[61, 62\]. To obtain an executable compiler, this extracted Caml code is combined with:

- A compiler front-end, translating the Clight subset of C to Cminor. This front-end is itself extracted from a Coq development. An earlier version of this front-end compiler is described in \[2\].
- A parser for C that generates Clight abstract syntax. This parser is built on top of the CIL library \[7\].
- Hand-written Caml implementations of the heuristics that we validate a posteriori (graph coloring, RTL type reconstruction, etc), of the pretty-printer for PowerPC assembly code, and of a cc-style compiler driver.

The resulting compiler runs on any platform supported by Caml and generates PowerPC code that runs under MacOS X. While the soundness proof for Compcert does not account for separate compilation and assumes that whole programs are compiled at once, the compiler can be used to separately compile C source files and link them with precompiled libraries, which is convenient for testing. (The calling conventions implemented by Compcert are compatible enough with the standard PowerPC ABI to support this.)

Program extraction performs two main tasks. First, it eliminates the parts of Coq terms that have no computational content, by a process similar to program slicing. For instance, if a data structure carries a logical invariant, every instance of this structure contains a proof term showing that the invariant is satisfied. This subterm does not contribute to the final result of the program, only to its correctness, and is therefore eliminated by extraction. The second task is to bridge the gap between Coq’s rich type system and Caml’s simpler Hindley-Milner type system. Uses of first-class polymorphism or general dependent types in Coq can lead to programs that are not typeable in Caml; extraction works around this issue by inserting unsafe Caml coercions, locally turning off Caml’s type checking. This never happens in Compcert, since the source Coq code is written in pedestrian ML style, using only Hindley-Milner types.

Generally speaking, the Caml code extracted from the Compcert development looks like what a Caml programmer would write if confined to the purely functional subset
Fig. 19 Execution times of compiled code. Times are given relative to those obtained with `gcc -O0`. Lower percentages and shorter bars mean faster.

<table>
<thead>
<tr>
<th>Test program</th>
<th>gcc -00</th>
<th>Comp-</th>
<th>gcc -01</th>
<th>gcc -02</th>
</tr>
</thead>
<tbody>
<tr>
<td>AES cipher</td>
<td>6.00s</td>
<td>39.2%</td>
<td>29.4%</td>
<td>25.5%</td>
</tr>
<tr>
<td>Almabench</td>
<td>1.22s</td>
<td>90.4%</td>
<td>83.5%</td>
<td>84.5%</td>
</tr>
<tr>
<td>Arithmetic coding</td>
<td>8.00s</td>
<td>52.6%</td>
<td>39.8%</td>
<td>38.8%</td>
</tr>
<tr>
<td>Binary trees</td>
<td>14.08s</td>
<td>74.4%</td>
<td>78.6%</td>
<td>78.1%</td>
</tr>
<tr>
<td>Fanckuch</td>
<td>2.23s</td>
<td>31.6%</td>
<td>27.7%</td>
<td>25.6%</td>
</tr>
<tr>
<td>FFT</td>
<td>0.52s</td>
<td>85.1%</td>
<td>82.6%</td>
<td>81.5%</td>
</tr>
<tr>
<td>K-nucleotide</td>
<td>0.21s</td>
<td>75.3%</td>
<td>74.4%</td>
<td>74.9%</td>
</tr>
<tr>
<td>Lempel-Ziv</td>
<td>79.43s</td>
<td>20.2%</td>
<td>14.5%</td>
<td>14.5%</td>
</tr>
<tr>
<td>Lempel-Ziv-Welch</td>
<td>26.67s</td>
<td>25.5%</td>
<td>22.5%</td>
<td>21.5%</td>
</tr>
<tr>
<td>Mandelbrot</td>
<td>8.93s</td>
<td>33.6%</td>
<td>28.3%</td>
<td>29.6%</td>
</tr>
<tr>
<td>N-body</td>
<td>34.00s</td>
<td>37.7%</td>
<td>44.9%</td>
<td>31.6%</td>
</tr>
<tr>
<td>Number sieve</td>
<td>1.06s</td>
<td>64.0%</td>
<td>61.7%</td>
<td>60.1%</td>
</tr>
<tr>
<td>Quicksort</td>
<td>1.36s</td>
<td>41.0%</td>
<td>35.7%</td>
<td>36.0%</td>
</tr>
<tr>
<td>Ray tracer</td>
<td>11.57s</td>
<td>47.6%</td>
<td>41.7%</td>
<td>39.9%</td>
</tr>
<tr>
<td>SHA1 hash</td>
<td>4.17s</td>
<td>23.7%</td>
<td>24.0%</td>
<td>22.1%</td>
</tr>
<tr>
<td>Spectral test</td>
<td>17.01s</td>
<td>55.2%</td>
<td>54.9%</td>
<td>53.3%</td>
</tr>
<tr>
<td>Virtual machine</td>
<td>42.50s</td>
<td>24.4%</td>
<td>37.1%</td>
<td>35.0%</td>
</tr>
<tr>
<td>Geometric mean</td>
<td>43.8%</td>
<td>40.8%</td>
<td>38.9%</td>
<td></td>
</tr>
</tbody>
</table>

The other problem with extraction we encountered is the $\eta$-expansions that extraction sometimes performs in the hope of exposing more opportunities for program slicing. These expansions can introduce inefficiencies by un-sharing computations. Consider for example a curried function of two arguments $x$ and $y$ that takes $x$, performs an expensive computation, then returns a function $\lambda y \ldots$. After $\eta$-expansion, this expensive computation is performed every time the second argument is passed. We ran into this problem twice in Compcert. Manual patching of the extracted Caml code was necessary to undo this “optimization”.

of the language. There are two exceptions. The first is related to the handling of default cases in Coq pattern-matching. Consider a data type with 5 constructors $\text{A}$ to $\text{E}$, and a pattern-matching $(\text{A}, \text{A}) \rightarrow x | (\_ , \_ ) \rightarrow y$. Internally, Coq represents this definition by a complete matching having $5 \times 5$ cases, 24 of which are $y$. Extraction does not yet re-factor the default case, resulting in 24 copies of the code $y$. On large data types, this can lead to significant code explosion, which we limited on a case by case basis, often by introducing auxiliary functions.
16.2 Benchmarks

Performance of the generated code can be estimated from the timings given in figure 19. Since Compcert accepts only a subset of the C language (excluding variadic functions and long long arithmetic types, for instance), standard benchmark suites cannot be used, and we reverted to a small home-grown test suite. The test programs range from 50 to 3000 lines of C code, and include computational kernels (FFT, N-body, etc.), cryptographic primitives (AES, SHA1), text compression algorithms, a virtual machine interpreter, and a ray tracer derived from the ICFP 2000 programming contest. The PowerPC code generated by Compcert was benchmarked against the code generated by GCC version 4.0.1 at optimization levels 0, 1 and 2. (Higher GCC optimization levels make no significant differences on this test suite.) For the purpose of this benchmark, Compcert was allowed to recognize the fused multiply-add and multiply-sub PowerPC instructions. (These instructions are normally not used in Compcert because they produce results different from a multiply followed by an add or sub, but since GCC uses them nonetheless, it is fair to allow Compcert to do so as well.) Measurements were performed on an Apple PowerMac workstation with two 2.0 GHz PowerPC 970 (G5) processors and 6 Gb of RAM, running MacOS 10.4.11.

As the timings in figure 19 show, Compcert generates code that is more than twice as fast as that generated by GCC without optimizations, and competitive with GCC at optimization levels 1 and 2. On average, Compcert code is only 7% slower than gcc -O1 and 12% slower than gcc -O2. The test suite is too small to draw definitive conclusions, but these results strongly suggest that while Compcert is not going to win any prize in high performance computing, the performance of generated programs is adequate for critical embedded code.

Compilation times are higher for Compcert than for GCC but remain acceptable: to compile the 3000-line ray tracer, Compcert takes 4.6 s while gcc -O1 takes 2.7 s. There are several possible reasons for this slowdown. One is that Compcert proceeds in a relatively high number of passes, each of which reconstructs entirely the representation of the function being compiled. Another is the use of purely functional data structures (balanced trees) instead of imperative data structures (bitvectors, hash tables). We were careful, however, to use functional data structures with good asymptotic complexity (mainly AVL trees and radix-2 trees), which cost only a logarithmic factor compared with imperative data structures.

17 Discussion and perspectives

We now discuss some of the design choices and limitations of our work and outline directions for future work.

17.1 On Cminor as a target language

The Cminor intermediate language was designed to allow relatively direct translation of a large subset of the C language. In particular, the memory model closely matches that of C, and the block/exit mechanism makes it easy to translate C loops (including break and continue) in a compositional manner. The C feature that appears most diffi-
cult to support is variadic functions; this is not surprising given that variadic functions account for most of the complexity of function calling conventions in C compilers.

Other features of C could be supported with small extensions to Cminor and the Compcert back-end. For instance, Cminor currently performs all floating-point arithmetic in double precision, but it is planned to add single-precision float operators to better support ISO C’s floating-point semantics. Also, large switch statements could be compiled more efficiently if multi-way branches (jump tables) were added to RTL and later intermediate languages.

Less obviously, Cminor can also be used as a target language when compiling higher-level source languages. Function pointers and tail-call optimization are supported, enabling the compilation of object-oriented and functional languages. Exceptions in the style of ML, C++ or Java are not supported natively in Cminor but could be encoded (at some run-time cost) either as special return values or using continuation-passing style. For the former approach, it could be worthwhile to add functions with multiple return values to Cminor.

For languages with automatic memory management, Cminor provides no native support for accurate garbage collection: mechanisms for tracking GC roots through register and stack allocation in the style of C-- [81] are not provided and appear difficult to specify and prove correct. However, the Cminor producer can explicitly register GC roots in Cminor stack blocks, in the style of Henderson [42]. Zaynah Dargaye has prototyped a verified front-end compiler from the mini-ML functional language to Cminor that follows this approach [5].

17.2 On retargeting

While some parts of the Compcert back-end are obviously specific to the PowerPC (e.g. generation of assembly language, section 14), most parts are relatively independent of the target processor and could conceivably be reused for a different target. To make this claim more precise, we experimented with retargeting the Compcert back-end for the popular ARM processor. The three aspects of this port that required significant changes in the back-end and in its proof are:

- Reflecting the differences in instruction sets, the types and semantics of machine-specific operators, addressing modes and conditions (section 5.1) change. This impacts the instruction selection pass (section 6) but also the abstract interpretation of these operators performed by constant propagation (section 7.2).
- Calling conventions and stack layout differ. Most differences are easy to abstract over, but the standard ARM calling convention could not be supported: it requires that floats are passed in pairs of integer registers, which our value and memory model cannot express yet. Nonstandard calling conventions, using float registers to pass floats, had to be used instead.
- ARM has fewer registers than PowerPC (16 integer registers and 8 float registers instead of 32 and 32). Consequently, we had to reduce the number of registers reserved to act as temporary registers. This required some changes in the spilling and reloading pass (section 11).

Overall, the port of Compcert and its proof to the ARM processor took about 3 weeks. Three more weeks were needed to revise the modular structure of the Coq development,
separating the processor-specific parts from the rest, adapting the PowerPC and ARM-specific parts so that they have exactly the same interface, and making provisions for supporting other target processors in the future. Among the 37500 lines of the initial development, 28000 (76%) were found to be processor-independent and 8900 (24%) ended up in PowerPC-specific modules; an additional 8800 lines were added to support the ARM processor.

17.3 On optimizations

As mentioned in the Introduction, the main objective for the Compcert project was to prove end-to-end semantic preservation. This led us to concentrate on non-optimizing transformations that are required in a compiler and to spend less time on optimizations that are optional. Many interesting optimizations remain to be proved correct and integrated in Compcert.

In separate work not yet part of Compcert, Jean-Baptiste Tristan verified two additional optimizations: instruction scheduling by list scheduling and trace scheduling and lazy code motion (LCM). These optimizations are more advanced than those described in section 5, since they move instructions across basic blocks and even across loop boundaries in the case of LCM. In both cases, Tristan used a translation validation approach (see section 2.2.2) where the code transformation is performed by untrusted Caml code, then verified a posteriori using a verifier that is formally proved correct in Coq. In the case of instruction scheduling, validation is performed by symbolic execution of extended basic blocks. For LCM, validation exploits equations between program variables obtained by an available expressions analysis, combined with an anticipability analysis. On these two examples, the verified translation validation approach was effective, resulting in relatively simple semantic correctness proofs that are insensitive to the many heuristics decisions taken by these two optimizations. We conjecture that for several other optimizations, the verified translation validation approach is simpler than proving directly the correctness of the optimization.

Many advanced optimizations are formulated in terms of static single assignment (SSA) representation rather than over classic intermediate representations like those currently used in Compcert. SSA enables more efficient static analyses and sometimes simpler code transformations. A typical SSA-based optimization that interests us is global value numbering. Since the beginning of Compcert we have been considering using SSA-based intermediate languages, but were held off by two difficulties. First, the dynamic semantics for SSA is not obvious to formalize (see for various approaches). Second, the SSA property is global to the code of a whole function and not straightforward to exploit locally within proofs. Functional representations such as A-normal forms could offer some of the benefits of SSA with clearer semantics. In a translation validation setting, it might not be necessary to reason directly over the SSA form: the untrusted optimizations could convert to SSA, use efficient SSA-based algorithm and convert out of SSA; the validator, which is the only part that needs proving, can still use conventional RTL-like representations.
17.4 On memory

Whether to give formal semantics to imperative languages or to reason over pointer-based programs and transformations over these programs, the memory model is a crucial ingredient. The formalization of memory used in CompCert can be extended and refined in several directions.

The first is to add memory allocation and deallocation primitives to C minor, in the style of C’s malloc and free. Both can be implemented in C minor by carving sub-blocks out of a large global array, but primitive support for these operations could facilitate reasoning over C minor programs. Supporting dynamic allocation is easy since it maps directly to the alloc function of our memory model. (This model does not assume that allocations and deallocations follow a stack-like discipline.) Dynamic, programmer-controlled deallocation requires more care: mapping it to the free operation of our memory model opens up the possibility that a C minor function explicitly deallocates its own stack block. This could invalidate semantic preservation: if the C minor function does not use its stack block and does not terminate, nothing wrong happens, but if some of its variables are spilled to memory, the corresponding Mach code could crash when accessing a spilled variable. Explicit deallocation of stack frames must therefore be prevented at the C minor level, typically by tagging memory blocks as belonging to the stack or to the heap.

Another limitation of our memory model is that it completely hides the byte-level representation of integers and floats in memory. This makes it impossible to express in C minor some C programming idioms of dubious legality but high practical usefulness such as copying byte-per-byte an arbitrary data structure to another of the same layout (in the style of memmove). Doing so in C minor would fill the destination structure with undef values. As mentioned in section 13.1, this feature of our memory model also prevents us from reasoning about machine code that manipulates the IEEE representation of floats at the bit level. As discussed in [59, section 7], a strong reason for hiding byte-level in-memory representations is to ensure that pointer values cannot be forged from integers or floats; this guarantee plays a crucial role in proving semantic preservation for certain memory transformations. A topic for future work is to refine the memory model to obtain the best of both worlds: unforgeable pointers and byte-level access to the representations of integers and floats.

Compared with “real” memory implementations or even with the version of our memory model presented in [59], the memory model currently used in CompCert makes two simplifying assumptions: (1) free never fails, therefore allowing repeated deallocation of a given block; (2) alloc never fails, therefore modeling an infinite memory. Assumption (1) is not essential, and our proofs extend straightforwardly to showing that the compiler never inserts a double free operation. Assumption (2) on infinite memory is more difficult to remove, because in general a compiler does not preserve the stack memory consumption of the program it compiles. It is easy to show that the generated code performs exactly the same dynamic allocations and deallocations as the source program; therefore, heap memory usage is preserved. However, in CompCert, the sizes of stack blocks can increase arbitrarily between C minor and PPC, owing to the spilling of C minor variables to the stack described in section 12. A C minor program that executes correctly within $N$ bytes of stack space can therefore be translated to a PPC program that runs out of stack, significantly weakening the semantic preservation theorems that we proved.
In other words, while heap memory usage is clearly preserved, it seems difficult to prove a bound on stack usage on the source program and expect this resource certification to carry over to compiled code: stack consumption, like execution time, is a program property that is not naturally preserved by compilation. A simpler alternative is to establish the memory bound directly on the compiled code. If recursion and function pointers are not used, which is generally the case for critical embedded software, a simple, verified static analysis over Mach code that approximates the call graph can provide the required bound $N$ on stack usage. We could, then, prove a strong semantic preservation theorem of the form “if the PPC stack is of size at least $N$, the generated PPC code behaves like the source Cminor program”. For programs that use recursion or function pointers, the issue remains open, however.

17.5 On the multiplicity of passes and intermediate languages

The number of compilation passes in CompCert is relatively high by compiler standards, but not shockingly so. The main motivation here was to have passes that do exactly one thing each, but do it well and in a complete manner. Combining several passes together tends to complicate their proofs super-linearly. For example, the first published version of CompCert [57] performed register allocation, reloading, spilling and enforcement of calling conventions all in one pass. Splitting this pass in two (register allocation in section 8, spilling in section 11) resulted in a net simplification of the proofs.

What is more surprising is the high number of intermediate languages involved in CompCert: with the exception of dataflow-based optimizations (constant propagation, CSE, and tunneling), each pass introduces a new intermediate language to use as its target language. Many of these intermediate languages are small variations on one another. Yet we found it necessary to define each intermediate language separately, rather than identifying them with subsets of a small number of more general intermediate languages (like for instance GCC does with its Tree and RTL representations).

The general problem we face is that of transmitting information between compiler passes: what are the properties of its output that a compiler pass guarantees and that later passes can rely on? These guarantees can be positive properties (e.g. “the Mach code generated by the stack layout pass is compatible with treating registers as global variables”) but also negative, “don’t care” properties (e.g. “the LTL code generated by register allocation does not use temporary registers and is insensitive to modifications of caller-save registers across function calls”).

Some of these guarantees can be captured syntactically. For instance, code produced by register allocation never mentions temporary registers. In CompCert, such syntactic guarantees for a compiler pass are enforced either by the abstract syntax of its target language or via an additional inductive predicate on this abstract syntax. As mentioned in section 4.3, all intermediate languages from Cminor to Mach are weakly typed in an int-or-float type system. The corresponding typing rules are a good place to carry additional restrictions on the syntax of intermediate languages. For example, LTL’s typing rules enforce the restriction that all locations used are either non-temporary registers or stack slots of the local kind.

Other guarantees are semantic in nature and cannot be expressed by syntactic restriction. One example is the fact that LTL code generated by register allocation does not expect caller-save registers to be preserved across function calls. Such properties need to be reflected in the dynamic semantics for the target language of the considered
pass. Continuing the previous example, the LTL semantics captures the property by explicitly setting caller-save registers to the \texttt{undef} value when executing a function call (section 8.1). Later passes can then refine these \texttt{undef} values to whatever value is convenient for them (section 11.3).

In other cases, we must guarantee that an intermediate representation not only doesn’t care about the values of some locations but actually preserves whatever values they hold. Just setting these locations to \texttt{undef} is not sufficient to capture this guarantee. The approach we followed is to anticipate, in the semantics of an intermediate language, the actual values that these locations will take after later transformations. For example, the \texttt{Linear} semantics (section 11.1) anticipates the saving and reloading of callee-save registers performed by \texttt{Mach} code generated by the stack layout pass (section 12). Another instance of this technique is the semantics of \texttt{Mach} that anticipates the return address that will be stored by \texttt{PPC} code in the slot of the activation record reserved for this usage (sections 12.1 and 14.2). While this technique of semantic anticipation was effective in Compcert, it is clearly not as modular as one would like: the semantics of an intermediate language becomes uncomfortably dependent on the effect of later compilation passes. Finding better techniques to capture behaviors of the form “this generated code does not depend on the value of \textit{X} and guarantees to preserve the value of \textit{X}” is an open problem.

17.6 Toward machine language and beyond

The Compcert compilation chain currently stops at the level of an assembly language following a Harvard architecture and equipped with a C-like memory model. The next step “down” would be machine language following a von Neumann architecture and representing memory as a finite array of bytes. The main issue in such a refinement is to bound the amount of memory needed for the call stack, as discussed in section 17.4. Once this is done, we believe that the refinement of the memory model can be proved correct as an instance of the memory embeddings studied by Leroy and Blazy [59, section 5.1]. Additionally, symbolic labels must be resolved into absolute addresses and relative displacements, and instructions must be encoded and stored in memory. Based on earlier work such as [70], such a refinement is likely to be tedious but should not raise major difficulties.

The main interest in going all the way to machine language is to connect our work with existing and future hardware verification efforts at the level of instruction set architectures (i.e. machine language) and micro-architectures. Examples of such hardware verifications include the Piton project [69, 70] (from a high-level assembly language to an NDL netlist for a custom microprocessor), Fox’s verification of the ARM6 micro-architecture [34], and the VAMP project [14] (from the DLX instruction set to a gate-level description of a processor). Sharing a specification of an instruction set architecture between the verification of a compiler and the verification of a hardware architecture strengthens the confidence we can have in both verifications.

17.7 Toward shared-memory concurrency

Shared-memory concurrency is back into fashion these days and is infamous for raising serious difficulties both with the verification of concurrent source programs and with
the reuse, in a concurrent setting, of languages and compilers designed for sequential execution \[18\]. An obvious question, therefore, is whether the Compcert back-end and its soundness proof could be extended to account for shared-memory concurrency.

It is relatively easy to give naive interleaving semantics for concurrency in Cminor and the other languages of Compcert, but semantic preservation during compilation obviously fails: if arbitrary data races are allowed in the source Cminor program, the transformations performed by the compiler introduce additional interleavings and therefore additional behaviors not present in the source program. For instance, the evaluation of an expression is an atomic step in the Cminor semantics but gets decomposed into several instructions during compilation. The weakly consistent hardware memory models implemented by today’s processors add even more behaviors that cannot be predicted easily by the Cminor semantics.

Our best hope to show a semantic preservation result in a shared-memory concurrent setting is, therefore, to restrict ourselves to race-free source programs that implement a proper mutual exclusion discipline on their memory accesses. A powerful way to characterize such programs is concurrent separation logic \[79\]. Using this approach, Hobor et al. \[43\] develop an operational semantics for Concurrent Cminor, an extension of Cminor with threads and locks. This semantics is pseudo-sequential in that threads run sequentially between two operations over locks, and their interleaving is determined by an external oracle that appears as a parameter to the semantics. It is conceivable that, for a fixed but arbitrary oracle, the Compcert proofs of semantic preservation would still hold. The guarantees offered by concurrent separation logic would then imply that the pseudo-sequential semantics for the generated PPC code captures all possible actual executions of this code, even in the presence of arbitrary interleavings and weakly-consistent hardware memory. This approach is very promising, but much work remains to be done.

18 Related work

We have already discussed the relations between compiler verification and other approaches to trusted compilation in section 1. Proving the correctness of compilers has been an active research topic for more than 40 years, starting with the seminal work of McCarthy and Painter \[66\]. Since then, a great many on-paper proofs for program analyses and compiler transformations have been published — too many to survey here. Representative examples include the works of Clemmensen and Oest \[24\], Chirica and Martin \[22\], Guttman et al. \[39\], Müller-Olm \[74\] and Lacey et al. \[52\]. We refer the reader to Dave's annotated bibliography \[28\] for further references. In the following, we restrict ourselves to discussing correctness proofs of compilers that involve mechanized verification.

Milner and Weyhrauch \[68\] were arguably the first to mechanically verify semantic preservation for a compilation algorithm (the translation of arithmetic expressions to stack machine code), using the Stanford LCF prover. The first mechanized verification of a full compiler is probably that of Moore \[69, 70\], although for a rather low-level, assembly-style source language.

The Verifix project \[36\] had goals broadly similar to ours: the construction of mathematically correct compilers. It produced several methodological approaches, but few parts of this project led to machine-checked proofs. The parts closest to the present work are the formal verification (in PVS) of a compiler from a subset of Common Lisp
to Transputer code \[31\] and of instruction selection by a bottom-up rewrite system \[29\].

Strecker \[30\] and Klein and Nipkow \[49\] verified non-optimizing byte-code compilers from a subset of Java to a subset of the Java Virtual Machine using Isabelle/HOL. They did not address compiler optimizations nor generation of actual machine code. Another verification of a byte-code compiler is that of Grégoire \[37\], for a functional language.

The Verisoft project \[50\] is an ambitious attempt at end-to-end formal verification that covers the whole spectrum from application to hardware. The compiler part of Verisoft is the formal verification of a compiler for a Pascal-like language called C0 down to DLX machine code using the Isabelle/HOL proof assistant \[53, 92, 54\]. The publications on this verification lack details but suggest a compiler that is much simpler than Compcert and generates unoptimized code.

Li et al. \[63, 64\] describe an original approach to the generation of trusted ARM code where the input language is a subset of the HOL specification language. Compilation is not entirely automatic: the user chooses interactively which transformations to apply, but the system produces formal evidence (a HOL proof term) that the generated ARM code conforms to the HOL specification.

Chlipala \[23\] developed and proved correct a compiler for simply-typed \(\lambda\)-calculus down to an idealized assembly language. This Coq development cleverly uses dependent types and type-indexed denotational semantics, resulting in remarkably compact proofs. Another Coq verification of a compiler from a simply-typed functional language to an idealized assembly language is that of Benton and Hur \[9\]. Like Chlipala’s, their proof has a strong denotational semantics flavor; it builds upon the concepts of step-indexed logical relations and biorthogonality. It is unclear yet whether such advanced semantic techniques can be profitably applied to low-level, untyped languages such as those considered in this paper, but this is an interesting question.

The formal verification of static analyses, usable both to support compiler optimizations or to establish safety properties of programs, has received much attention. Considerable efforts have been expended on formally verifying Java’s dataflow-based bytecode verification; see \[41, 56\] for a survey. Cachera et al. \[19\] and Pichardie \[82\] develop a framework for abstract interpretation and dataflow analysis, formally verified using Coq. A related project is Rhodium \[55\], a domain-specific language to describe program analyses and transformations. From a Rhodium specification, both executable code and an automatically-verified proof of semantic preservation are generated. Rhodium achieves a high degree of automation, but applies only to the optimization phases of a compiler and not to the non-optimizing translations from one language to another.

19 Conclusions

The formal verification of a compiler back-end presented in this article provides strong evidence that the initial goal of formally verifying a realistic compiler can be achieved, within the limitations of today’s proof assistants, and using only elementary semantic and algorithmic approaches. It is, however, just one exploration within a wide research area: the certification, using formal methods, of the verification tools, code generators, compilers and run-time systems that participate in the development, validation and execution of critical software. In addition, we hope that this work also contributes to renewing scientific interest in the semantic understanding of compiler technology; in
Looking back at what was achieved, we did not completely rule out all uncertainties concerning the soundness of the compiler, but reduced the problem of trusting the whole compiler down to trusting (1) the formal semantics for the source (Cminor) and target (PPC) languages; (2) the compilation chain used to produce the executable for the compiler (Coq’s extraction facility and the OCaml compiler); and (3) the Coq proof assistant itself. Concerning (3), it is true that an inconsistency in Coq’s logic or a bug in Coq’s implementation could theoretically invalidate all the guarantees we obtained about Compcert. As Hales [40] argues, this is extremely unlikely, and proofs mechanically checked by a proof assistant that generates proof terms are orders of magnitude more trustworthy than even carefully hand-checked mathematical proofs.

To address concern (2), ongoing work within the Compcert project studies the feasibility of formally verifying Coq’s extraction mechanism and a compiler from Mini-ML (the target language for this extraction) to Cminor. Composed with the Compcert back-end, these efforts could eventually result in a trusted execution path for programs written and verified in Coq, like Compcert itself, therefore increasing confidence further through a form of bootstrapping.

The main source of uncertainty is concern (1): do the formal semantics of Cminor and PPC, along with the underlying memory model, capture the intended behaviors? One could argue that they are small enough (about 2500 lines of Coq) to permit manual review. Another effective way to increase confidence in these semantics is to use them in other formal verifications, such as the Clight to Cminor and Mini-ML to Cminor front-ends developed within the Compcert project, and the axiomatic semantics for Cminor of [3]. Future work in this direction could include connections with architectural-level hardware verification (as outlined in section 17.6) or with verifications of program provers, model checkers and static analyzers for C-like languages. Drawing and formalizing such connections would not only strengthen even further the confidence we can have in each component involved, but also progress towards the availability of high-assurance environments for the development and validation of critical software.

Acknowledgements This work was supported in part by Agence Nationale de la Recherche, grant number ANR-05-SSIA-0019. We would like to thank the following colleagues for their input. E. Ledinot made us aware of the need for a formally verified C compiler in the aerospace industry. Several of the techniques presented here were discussed and prototyped with members of the Concert INRIA coordinated research action and of the Compcert ANR advanced research project, especially Y. Bertot, S. Blazy, B. Grégoire, P. Le touzey and L. Rideau. Our formalization of dataflow analyses and constant propagation builds on that of B. Grégoire, L. Rideau and B. Serpette contributed the hairy correctness proof for parallel moves. D. Doligez proved properties of finite maps and type reconstruction for RTL. A. Appel and S. Blazy invented the continuation-based transition semantics for Cminor. G. Necula argued convincingly in favor of a posteriori verification of static analyses and optimizations. Last but not least, the author is grateful to the JAR anonymous reviewers for their meticulous reading of this long article and for their helpful suggestions for improvements. One of them went so far as to suggest the union-find based algorithm for branch tunneling presented in section 9, which is original to the best of our knowledge and more elegant than our previous bounded-depth algorithm.

References