# Autovesk: Automatic vectorized code generation from unstructured static kernels using graph transformations Hayfa Tayeb, Ludovic Paillat, Bérenger Bramas # ▶ To cite this version: Hayfa Tayeb, Ludovic Paillat, Bérenger Bramas. Autovesk: Automatic vectorized code generation from unstructured static kernels using graph transformations. ACM Transactions on Architecture and Code Optimization, 2023, 10.1145/3631709. hal-03914178v3 # HAL Id: hal-03914178 https://inria.hal.science/hal-03914178v3 Submitted on 4 Dec 2023 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # Autovesk: Automatic vectorized code generation from unstructured static kernels using graph transformations HAYFA TAYEB, ICube Lab, France, Inria, France, and University of Strasbourg, France LUDOVIC PAILLAT, ICube Lab, France, Inria, France, and University of Strasbourg, France BÉRENGER BRAMAS, ICube Lab, France, Inria, France, and University of Strasbourg, France Leveraging the SIMD capability of modern CPU architectures is mandatory to take full advantage of their increased performance. To exploit this capability, binary executables must be vectorized, either manually by developers or automatically by a tool. For this reason, the compilation research community has developed several strategies for transforming scalar code into a vectorized implementation. However, most existing automatic vectorization techniques in modern compilers are designed for regular codes, leaving irregular applications with non-contiguous data access patterns at a disadvantage. In this paper, we present a new tool, Autovesk, that automatically generates vectorized code from scalar code, specifically targeting irregular data access patterns. We describe how our method transforms a graph of scalar instructions into a vectorized one, using different heuristics to reduce the number or cost of instructions. Finally, we demonstrate the effectiveness of our approach on various computational kernels using Intel AVX-512 and ARM SVE. We compare the speedups of Autovesk vectorized code over GCC, Clang LLVM and Intel automatic vectorization optimizations. We achieve competitive results on linear kernels and up to 11x speedups on irregular kernels. CCS Concepts: • Computer systems organization $\rightarrow$ Single instruction, multiple data; • Software and its engineering $\rightarrow$ Source code generation; • Theory of computation $\rightarrow$ Vector streaming algorithms. Additional Key Words and Phrases: Automatic vectorization, code generation, graph transformations #### **ACM Reference Format:** #### 1 INTRODUCTION Vectorization is a feature of modern CPUs that consists in applying a single instruction to multiple data (SIMD) [12]. It is one of the hardware features that has increased CPU performance despite the stagnation of the clock frequency. To take advantage of this functionality, a binary must explicitly use vector instructions, and this requires that the program be vectorized by the back-end compiler when it issues the machine code, or at runtime [14]. HPC experts tend to vectorize their code manually [6] in assembly or with intrinsic functions <sup>1</sup>. This allows them to fine-tune and control the behavior of their computational kernels. However, it Authors' addresses: Hayfa Tayeb, ICube Lab, 300 Bd Sébastien Brant, Illkirch, France and Inria, Nancy, France and University of Strasbourg, France, hayfa.tayeb@inria.fr; Ludovic Paillat, ICube Lab, 300 Bd Sébastien Brant, Illkirch, France and Inria, Nancy, France and University of Strasbourg, France, ludovic.paillat@etu.unistra.fr; Bérenger Bramas, ICube Lab, 300 Bd Sébastien Brant, Illkirch, France and Inria, Nancy, France and University of Strasbourg, France, berenger.bramas@inria.fr. Permission to make digital or hard copies of all or part of this work for personal or classroom use is granted without fee provided that copies are not made or distributed for profit or commercial advantage and that copies bear this notice and the full citation on the first page. Copyrights for components of this work owned by others than ACM must be honored. Abstracting with credit is permitted. To copy otherwise, or republish, to post on servers or to redistribute to lists, requires prior specific permission and/or a fee. Request permissions from permissions@acm.org. © 2023 Association for Computing Machinery. XXXX-XXXX/2023/11-ART \$15.00 https://doi.org/XXXXXXXXXXXXXXX <sup>&</sup>lt;sup>1</sup>An intrinsic function is a function that is usually converted into a single instruction by the compiler, allowing some instructions to be used explicitly while remaining at a high level also requires significant expertise and can imply re-implementing new kernels for each instruction set architecture (ISA). To mitigate this drawback, several abstraction libraries have been created [5, 11, 13, 19, 21, 31, 36]. They allow writing vectorized code with an abstract vector type that is fixed at compile time depending on the target architecture. This clearly facilitates maintainability, but requires a moderate level of understanding of the vectorization concept. The main limitation of this approach is that the operations supported by the library should be present in all underlying ISAs, or if not, the desired behavior should be implemented with more instructions, leading to the difficulty of having a single kernel implementation that is efficient everywhere. From another research perspective, the compilation community has proposed different strategies for automatically transforming scalar code into a vectorized equivalent. The resulting mechanisms, introduced in modern compilers, work well when the code is regular, i.e., with contiguous data accesses and affine loops. However, when the code to be vectorized is irregular or has complex dependencies between variables, the compilers tend to fail. This strategy allows to have a single clear and portable source code and still obtain good performance thanks to the compiler. This paper presents a new strategy for vectorizing irregular and unstructured computational kernels. Our method aims to complement existing mechanisms by focusing on non-contiguous data access patterns. It allows non-expert programmers to benefit from vectorization and experts to delegate complex vectorization implementations that require many data transformations. In fact, our tool tries to minimize the number of instructions at the cost of complex vector transformations (permutations, extractions, merges, etc.) that are usually tedious to manage with intrinsics or in assembly. The contribution of our work is the following: - to provide a new automatic vectorization strategy. Our approach operates on an instruction graph that is transformed to minimize the total number of instructions; - to decompose the problem into several sub-problems and provide different heuristics to solve them: - to study the performance of the resulting vectorized kernels against automatic vectorization in modern compilers, namely GCC and icpx Intel, and state-of-the-art techniques in LLVM's vectorizer: - to propose a new instruction ordering strategy to reduce register spilling, i.e. transfers between the stack and registers. The paper is organized as follows. In Section 2 we describe the background of vectorization and automatic vectorization. We discuss related work in Section 3. In Section 4, we present our method. Finally, we evaluate the benefit of our method in Section 5. ## 2 PROBLEM DESCRIPTION #### 2.1 Vectorization The principle of vectorization, as developed in modern CPUs, can be described as a technique that allows a single instruction to be applied to one or more vectors of native data types. The implementation of this concept in modern CPUs is subject to several constraints. For instance, the size of the vector is fixed and hardware-dependent, although it is possible to pad the vector with arbitrary values to operate on smaller sizes. The vectors are CPU registers, so load and store operations must be used to exchange data with main memory. The set of operations supported by a processing unit to manipulate the vectors is hardware dependent. More specifically, it is tied to the ISA, and each ISA may have operations that are not supported by others. For example, some may allow shuffling of data within the vectors, while others may only support shuffling within half of the vectors. Some may support non-contiguous memory access with gather/scatter operations, while others may not. However, we can safely assume that they all support arithmetic/logic operations, which are usually applied term by term to two vector operands. In our approach, we consider that vector transformation instructions are available to shuffle the data, extract elements, and merge two vectors into one. When considering performance, it is usually more efficient to load/store contiguous elements into memory and use aligned memory accesses (i.e., the starting address pointer is a multiple of a given value). Predication is a feature supported by some ISAs, such as ARM SVE, which allows operations to be applied only to certain active elements using predicate vectors. Other ISAs, namely x86, can achieve similar functionality but with a different implementation. It generates mask vectors that are used with binary operations to eliminate inactive elements. #### 2.2 Automatic vectorization Automatic vectorization consists of converting a scalar source code or binary into a vectorized equivalent without explicit guidance from the developers. Source code vectorization is not straightforward because it can be written in a way that complicates the vectorization process. This includes the use of inappropriate data structures and inefficient memory access. It is also not always feasible to generate a vectorized kernel prior to execution because it can be difficult to predict data dependencies. Moreover, even if vectorization can be applied, the result can be inefficient and take longer to execute than the original version. Indeed, if we suppose that we put a single scalar value (or a few of them) inside each vector, it seems straightforward to obtain a naive vectorized program. However, the waste in the vectors and the fact that vectorized operations may have a higher cost (either in latency or throughput) would lead to a poor implementation. Therefore, a good metric for predicting the performance of a vectorized kernel is to count the number of instructions, each of which may have a cost associated with it, and consider the lower the better. In this study, we focus on static kernels, which allow us to know the original number of scalar instructions. Some non-static kernels can be seen as a dynamic iteration of a static kernel, so our method is also useful in this case. We will demonstrate the complexity of the problem by giving an approximation of the amount of computation that is required to obtain an optimal solution. We consider a direct acyclic graph G(V,E), where V represents the set of vertices corresponding to N scalar operations in the original source code, and E represents the edges indicating the dependencies between these operations. The number of possibilities to group the N scalar operations into subsets of size k is bounded by $$\prod_{i=0}^{\lceil N/k \rceil} \frac{(N-i \times k)!}{(N-k \times i - k)!} \tag{1}$$ These scalar operations can be loads, stores or other types of operations. It's important to note that, given the dependencies in the directed acyclic graph (DAG), even operations of the same type but at different depths are considered as different types. Any subset we form must group operations of the same type, and considering this constraint reduces the number of possibilities. However, the proposed bound assumes that N is divisible by k, resulting in N/k subsets where all vectors of size k are full. If we deviate from this assumption and make the subsets non-full, the problem becomes more complex, leading to an increase in the number of ways to group the scalar operations. Due to this complexity, finding an optimal vector graph by a brute-force approach seems infeasible. Hence, we emphasize the need for heuristic methods to effectively tackle this problem. #### 3 RELATED WORK Auto-vectorization transforms scalar operations into SIMD operations that can process multiple data elements in parallel, leading to significant performance improvements on modern processors. There are two main strategies for automatic vectorization in modern compilers: loop vectorization and Superword Level Parallelism (SLP). Loop vectorization is a technique that leverages parallelism in loop iterations to transform scalar operations into SIMD operations [1, 17, 30]. Multi-dimensional vectorization simultaneously vectorizes multiple loops in a loop nest, providing benefits such as data reuse, register tiling, and improved memory access efficiency [20]. Outer-loop vectorization targets a different level than the innermost loop, which can be beneficial for loops with greater data-level parallelism and locality [9, 23]. However, many computations require more advanced loop transformations to be in a vectorizable form and preferably without dependencies to ensure consistency. One of the challenges of loop vectorization is dealing with non-contiguous access patterns to the operation data. To address this, Nuzman et al. [22] introduced an extension to a classical loop-based vectorizer that handles non-unitary computations and data accesses, particularly data with powers of 2 on CPUs. This extension helps to exploit spatial locality and address interleaved data access, but remains limited to regular strided access patterns. [2] presents a generalized approach to loop vectorization that achieves significant speedups for both power-of-2 and non-power-of-2 interleaving factors. Loop vectors mostly deal with the data parallelization aspect directly related to the SIMD architecture. As a counterpart, there is the SLP algorithm, originally introduced in [18]. It performs instruction-oriented vectorization. It is often commonly used to convert linear code to vector code, complementing traditional loop-based vectorizers. The SLP algorithm analyzes the input code by scanning the intermediate representation (IR) generated by the compiler looking for instruction groups that can be combined into vectors. It replaces these selected instruction groups with the corresponding vector instructions. Rosen et al. [29] proposed the Bottom-Up SLP algorithm, which is implemented in the well-known GCC and LLVM compilers. The main contribution of the algorithm is its ability to handle sequential code anywhere in the program, not just in loops. It can also vectorize code inside loops if the loop vectorizer fails. Our proposed tool has a similar objective, but is currently limited to working with code that uses C++ templates, as it has not yet been integrated into a compiler at the IR level. While the evaluation focuses on vectorization opportunities within loops, which are generally more common, it still provides valuable insight into the potential of our techniques. The SLP approach has some limitations. First, it operates locally or even atomically on individual SLP graphs which can be limiting in the case of consecutive graphs sharing data. In such cases, vectorization costs may be overestimated, leading to missed opportunities even in simple code. The SLP vectorizer may miss several vectorization opportunities in loops, as shown in the results of our work (Section 5). Rocha et al. [28] presented Vectorization Aware Loop Unrolling (VALU), a new heuristic accompanying the compiler in searching for loop unrolling opportunities to enable automatic vectorization of sequential code. VALU checks whether loop unrolling is cost effective for the SLP vectorizer and identifies the loop unrolling factor that can maximize the use of vector units in the target architecture. In Autovesk, we fully unroll the kernels as we create the scalar instruction graph, allowing for more instruction grouping possibilities, i.e., better vectorization of the code. Porpodas et al. [26] presented Look-Ahead SLP (LSLP), an improved vectorization algorithm based on SLP that focuses mainly on commutative operations. It is implemented in the LLVM compiler. The main contributions of LSLP are, first, the ability to extend the SLP graph data structure to form multi-nodes of chains of commutative operations of the same type. Second, it introduces a more powerful operand reordering scheme that makes informed decisions based on instructions deeper in the code. Our method enables chain reduction for improved vectorization efficiency by transforming the scalar instruction graph and grouping and annotating commutative operation nodes. Porpodas et al. [25] go further and present Super-Node SLP (SN-SLP), a new algorithm similar to LSLP with multi-nodes, including both commutative operations and their corresponding inverse elements, for example, addition and its inverse subtraction. SN-SLP leverages the algebraic properties of these operators to allow additional transformations, increasing the possibilities of vectorization. It is implemented in LLVM. Several works have proposed heuristics to optimize instruction ordering and code regions for vectorization in SLP-based algorithms. Nevertheless, our new approach is competitive and offers additional flexibility by allowing vectorization of kernels with irregular data access patterns through instruction grouping and reordering transformations and heuristics. Since vectorization can be seen as instruction-level parallelization, the work on automatic parallelization using the polyhedral model can be used [4, 24, 35]. Polyhedral compilers are specifically designed to support calculations in the affine domain, where loop boundaries and subscript expressions can be expressed as integer linear functions of both loop indices and loop constants. Irregular applications such as graph algorithms, particle simulation codes, and sparse matrix codes that use compact representations [3, 8, 10, 16] are now being considered for acceleration using SIMD capabilities. However, the initial focus of SIMD devices has been on speeding up regular applications such as dense matrix multiplication and image processing. Vectorization becomes particularly challenging when dealing with irregular access patterns. Another challenge is dealing with memory alignment, which has been largely ignored in previous research focusing on properly aligned memory references. Existing vectorization approaches for such irregular applications include inspector/executor and conflict masking. Inspector/executor transformations involve loop and data layout transformations that require a runtime component due to unresolved indirect array accesses. The Sparse Polyhedral Framework (SPF) extends the capabilities of the Polyhedral Framework by incorporating uninterpreted functions to represent non-affine array accesses, nonaffine loop boundaries, and inspector-executor transformations [32, 37]. Conflict masking is an approach to resolving data conflicts in SIMD vectors by identifying non-conflicting lanes and writing only to them in each round of execution. A conflict detection instruction (vpconflict) has been added to the Intel AVX-512 instruction set to facilitate conflict masking. The vectorization performance of conflict-masking depends on the input distribution. If conflicts arise frequently in the input, conflict-masking will result in low SIMD utilization and thus poor vectorization performance. Jiang and Agrawal [15] propose a code transformation called in-vector reduction that can efficiently vectorize a class of associative irregular applications. Further research aims to support aggressive SIMD vectorization of important loops, even when their bodies contain complex control flow and the entire computation cannot be fully parallelized, such as speculative execution [33, 34]. Beyond this, Chen et al. [7] propose VeGen, an extensible framework that targets non-SIMD vector instructions by introducing a new model of vector concurrency called lane-level concurrency (LLP). This new model goes beyond traditional SLP by allowing instructions to perform multiple non-isomorphic operations, and operations on any output lane can use values from arbitrary input lanes. # 4 AUTOVESK #### 4.1 Transformation flow We provide in Figure 1 an overview of the internal organization of our engine<sup>2</sup>. First, the process starts by obtaining a graph of scalar instructions of a given computational kernel (Section 4.2). In the second step, the graph can be transformed to take advantage of reduction when relevant (Section 4.3). In the third step, the instructions are grouped to obtain a meta-graph (Section 4.4). Next, the groups are split to match the desired vector size, denoted by *VEC\_SIZE* (Section 4.5). We divide the loads/stores first, then the arithmetic/logical operations. Then the order of the elements in each group is set, and the necessary permutations/extractions are performed (Section 4.6). Finally, <sup>&</sup>lt;sup>2</sup>https://gitlab.inria.fr/bramas/autovesk the resulting vector operation graph is ready to be translated into a vector instruction list by our backend (Section 4.8). Fig. 1. Overview of the transformation flow in Autovesk. Starting from a C++ code, the tool successively uses a graph of scalar instructions, a graph of groups and a graph of vector instructions. To illustrate these different mechanisms, we will consider the vectorization of two kernels given in Figure 2 under the names *KA* and *KB*. ``` void Kernel_A(const double* inValue1, const double* inValue2, double* outValue, const long size){ 23 for(long int idx = 0 ; idx < size ; ++idx){</pre> outValue[idx] = inValue1[(idx+2)%size] * inValue2[(idx*2)%size]; 4 5 6 void Kernel_B(const double* inValue1, const double* inValue2, double* outValue, const long size){ 78 double x = 0; for(long int idx = 0 ; idx < size ; ++idx){</pre> 9 x += inValue1[idx] + inValue2[idx]; outValue[0] = x; } ``` Fig. 2. Two example functions to be vectorized, denoted by *KA* and *KB*. A static version of these functions is obtained by fixing the *size* variable. In this case, the loops can be fully unrolled and vanish. ### 4.2 Scalar graph generation In our current engine, we generate a direct acyclic graph of scalar instructions using a custom C++ tool based on templates and operator overloading, which builds the graph during the execution of a compiled program. This stage will disappear when Autovesk is ported to an existing compiler, but it allows us to validate the transformation steps. We have four types of scalar nodes that compose our graph: - set: is the assignment of a variable with a given value, for example the line 7 in Figure 2. - load: is accessing memory using an address to read a value, for example the lines 3 and 9 in Figure 2. - operation: is the use of one or more elements as input and the creation of an output. Arithmetic operations belong to this category. - store: is accessing memory using an address to write a value, for example the lines 3 and 11 in Figure 2. What we get is a graph, not a tree, because for a given node, the subgraphs of its successors are not necessarily disjoint. For instance, if we have the instructions a = x, b = a \* a, c = a + a, and d = b + c, the nodes representing b and c will have the same predecessors and successors. In our representation, the scalar graph describes operations that are applied from loads/sets to stores without having the notion of variables. Therefore, some instructions are invisible, such as copying a variable to a local variable, since they do not affect memory. The graph for *KA* and *KB* is shown in Figure 3. Fig. 3. Graphs of scalar instructions for *KA* and *KB* for kernel size equals 6. The arrays given in the parameters are numbered from 0 to 2 in order. At this stage, we can already remove the duplicate nodes. Two nodes are considered equivalent if they perform the same operation and have the same input. If the operation is commutative, we assume that the order of the inputs is irrelevant. Thus, we iterate on the graph from loads/sets to stores, removing the duplicate nodes wherever possible. # 4.3 Commutative operations and reductions In vectorization, the reduction pattern consists of changing the order of commutative operations to maintain multiple intermediate results, which are then reduced to one, opening the possibility of more efficient vectorization. In our case, we enable the reduction by transforming the scalar instruction graph and annotating the corresponding nodes to group them (Section 4.4). The transformation consists in finding a path in the graph of similar consecutive commutative operations and splitting this path so that we obtain independent $VEC\_SIZE$ sub-paths. Therefore, we iterate over all nodes of the graph, and when we find a commutative operation, we evaluate if it is the starting point of a reduction path. Then, we check if the length of the path is enough to hope to benefit from the reduction, i.e. if there are more than $VEC\_SIZE$ nodes. If this is the case, we split this path into chunks of $VEC\_SIZE$ and connect them with reduction nodes. We provide the graph for KB after the reduction transformation in Figure 4. Unlike KB, there is no opportunity for reduction in the KA example, i.e. there is no chain of commutative operations to be reduced into an output result. Fig. 4. Graph of scalar instructions for KB for kernel size equals 6 and $VEC\_SIZE = 4$ . We can observe that the operations just before the store node were replaced by reduction nodes which materialize the reduction instruction that will be generated later. We can also see that the sources of these nodes are 4 reduction chains (as much as $VEC\_SIZE$ ) that happen to be isomorphic so they can be vectorized. # 4.4 Instruction grouping In this step, we generate a meta-graph where the nodes contain lists of scalar operations that could potentially be vectorized together. To perform this transformation, we group nodes of the same type. Thus, we group the loads that refer to the same array, and we do the same with the stores. Then we group the same operations that are at the same distance from the leaves of the graph (i.e., loads and stores). By doing this, we ensure that there are no dependencies between the nodes of a group because we are managing it by construction. At this stage, groups can contain more scalar nodes than the size of the SIMD vector can handle (*VEC\_SIZE*), and the internal order of scalar operations in the list is unspecified. We provide the group for *KA* and *KB* in Figure 5. ### 4.5 Group divisions Once we have the meta-graph, we need to decide how to split the groups that contain more than *VEC\_SIZE* instructions. We do this in two steps, first on loads/stores, then on operations. Loads/stores divisions. To divide the groups of load operations, we follow three rules. First, we need to load the values in a contiguous order. Second, we want to minimize the number of memory accesses. Finally, there should be no more than one vector that is not fully filled, i.e. all used vectors are filled with VEC\_SIZE values and at most one vector has less than VEC\_SIZE values. Suppose we have an array of L scalar loads, where $L = k \times VEC\_SIZE + r$ , with $0 \le r < VEC\_SIZE$ . If L is divisible by $VEC\_SIZE$ without leaving a remainder (i.e. r = 0), there is no choice: loads are in order and all vectors will be full. However, if we have r > 0, we have to decide which vector will not be fully filled, i.e. how to distribute the scalar loads among the vectors with respect to the contiguous order. This decision affects the other stages of vectorization because it determines the initial state of the vectors, which in turn affects the number of transformations required in subsequent stages. This can affect the final quality of the vector implementation. Fig. 5. Graphs of groups for *KA* and *KB* for a kernel size equal to 6. An edge between two nodes indicates that at least one instruction from each of the two groups is connected. Therefore, we tackle this problem by generating all possible combinations that satisfy the three rules above, and picking the combination that leads to the vector graph with fewer nodes. If we consider that the number of vectors needed to load L values is V (with V=k+1 if $r\neq 0$ , or V=k otherwise), we have V possibilities. This is because only one of the V vectors should be incomplete. If there are A arrays accessed in the kernel, either by load or store operations, the total number of possibilities is given by $C=\prod_{i=1}^{i=A}V_i$ , where $V_i$ is the number of vectors for array i. Concretely, if we have two arrays as input and one array as output, and load ten vectors from each, C will be one thousand. The different combinations for the kernels KA and KB are shown in Figure 6. Fig. 6. All the combinations of loads/stores for the two kernels KA and KB considering size equals 6 and $VEC\_SIZE = 4$ . There are 4 possibilities for KA (2 × 1 × 2) and KB too (2 × 2 × 1). *Operation divisions.* After splitting the load/store groups, we split the operation groups. We iterate through the operation groups from loads to stores. By doing this, we can be sure that the inputs to the operations are already divided (or if the inputs are loads, they are also already fixed). For each group g we compute a score-matrix d of dimension $|g| \times |g|$ , which aims to express which of the elements of g should be in the same vector operation, i.e. d(i,j) describes the expected interest of putting the scalar operations i and j in the same vector operation. The calculation of this score is defined in Algorithm 1. The score d(i,j) increases with the number of common predecessors/successors between i and j. If they are two separate nodes, we increment the score by the number of common sources. For each destination group: if it is a *store* group, we increment the score by 1; if it is an *operation*, we increment by 1 in the case of a group of size less than or equal to $VEC\_SIZE$ , or we increment by the inverse of the size of the destination in the case of a group of size greater than $VEC\_SIZE$ , so the larger the size of the destination, the less value we bring to this group. We show an example of a score-matrix in Figure 7. **Algorithm 1:** Compute the matrix entry d(A, B) for elements A and B of the same group. ``` 1 score \leftarrow 0; 2 if A \neq B then // Increment score by 1 or 2 for same sources score += (in same vector(A.src1,B.src1) + in same vector(A.src2,B.src2)); 4 else // For the diagonal, add the number of sources, i.e. 1 or 2 score += (A.src1 != null) + (A.src2 != null); // Increment score if they are used at the same place (destination) 6 for d in Intersection(A.dest,B.dest) do if d is a Store Group then score += 1; 8 else 9 // d is an Operation Group if d.size \le VEC SIZE then 10 score += 1; 11 else score += (1 / d.size); ``` | | Α | В | С | D | Е | F | |---|---|---|---|---|---|---| | Α | 3 | 3 | 1 | 1 | 1 | 1 | | В | 3 | 3 | 1 | 1 | 1 | 1 | | С | 1 | 1 | 3 | 3 | 3 | 3 | | D | 1 | 1 | 3 | 3 | 3 | 3 | | Е | 1 | 1 | 3 | 3 | 3 | 3 | | F | 1 | 1 | 3 | 3 | 3 | 3 | Fig. 7. Example of score matrix d for KA to split the scalar instruction group. The groups of loads and stores are already divided, and the Algorithm 1 is used to compute the matrix. The given matrix is found out for this specific configuration of loads/stores and could be different otherwise. To split the group of operations, we propose two main strategies based on the division of the matrix d: - (1) a clustering strategy where we create initial subgroups and then aggregate the elements using the best remaining score so far; - (2) a partitioning strategy where we split the matrix at the point with the lowest score. We know that we need $V = \lceil |g|/VEC\_SIZE\rceil$ vectors. The partitioning strategy is provided in Algorithm 5 in Appendix A. We start with a partition that contains all elements. We find in this partition the two elements with the lowest score in the matrix (line 13) and initiate two new partitions (line 14). Then we aggregate the remaining elements on these two partitions while ensuring that no partition exceeds a given size. This is done either by finding the highest accumulated score among the remaining elements and moving them one by one (line 23) or by placing each element in the partition where it has the heaviest weight, represented by the maximum accumulated sum of its scores relative to all others. The clustering strategy is provided in Algorithm 6 in Appendix B. We start by finding the two elements i and j with the lowest scores in the matrix, i.e. those with the least number of common predecessors and successors, and use them to initiate two subgroups (line 1). Then we find V-2 more elements, one by one, by selecting the elements with the lowest scores compared to the already fixed elements (line 5). We end up with V subgroups, each containing one element. Finally, we process the remaining elements. We compute, for each of them, the sum of the scores of the nodes of all subgroups and choose the subgroup with the best score (line 15). # 4.6 Fixing the order of vector's elements At this stage we have subgroups that contain at most *VEC\_SIZE* scalar instructions. The order of these instructions is fixed for the loads and stores, but not for the operations. This is the aim of this layer. We have to find the correct positions to make the operations coincide with their predecessors and successors, thus ensuring the coherence of the kernel. Fixing the order will imply the use of permutations, merges, and extractions; therefore, the goal is to find the order of each group to minimize the need for additional instructions. We note that using an *Extract* instruction is costly in terms of execution time for the vectorized code. We also note that if we have to extract a single element using a vector instruction, this is equivalent in terms of execution time to extracting several elements less than or equal to the size of the vector instruction. In a subgroup, for *VEC\_SIZE* scalar operations, we have *VEC\_SIZE*! possibilities to order them, leading to the impossibility to compare all of them greedily. That said, in our case an additional layer of constraints is added, which reduces the number of such possibilities. We have the connections between a subgroup of operations and their predecessors and successors, the order of the predecessors is already fixed (the order of a successor is fixed if it is a store). Therefore, taking into account the order of a successor, for example, forces the use of extract/permute instructions to retrieve the data required for the operation from other groups and to ensure kernel consistency. To illustrate the effects of a good order of operations, we present the examples in Figure 8. It is enough that the positions of the operations are changed in the group of instructions that we are forced to add Extract instructions to make the vector instructions coincide. A good order prevents this. In Algorithm 2 we address this problem. It begins by identifying dependent sources, where fixing the position according to one source implies an extract for the other one. Next, it identifies operations with the same source position, making them dependent as well. The algorithm then sorts the sources based on the number of dependencies. It iterates through the dependent sources, identifying if any element is used by multiple operations, in which case an extract is required. It also checks if any operation uses the same source for both operands. For all other cases, Fig. 8. Three examples with different order of the elements in the output vector. In each example (a, b, c) on the left, we demonstrate the efficiency of a good order of operations that minimizes the need for additional extract instructions compared to the chaotic order on the right. An *Extract* operation is used to select some elements and/or permuting elements. A merge operation is used to select elements from two vectors and store them in a single vector. the algorithm fixes the position of the operations to avoid an extract. Finally, it places operations that require extractions in free positions, ensuring the most efficient ordering to minimize extractions. # 4.7 Prospecting for the best configuration using a greedy strategy In the previous sections, we introduced various strategies for group partitioning, element ordering, and optimization. However, some of these transformations are exclusive and cannot be used jointly, such as choosing between clustering and partitioning algorithms for operation group splitting. Similarly, only one of the split configurations of the loads/stores can be used. In addition, not all kernels benefit from reduction transformations, adding to the difficulty of predicting the best approach. To meet this challenge, we propose to test all the strategies with a greedy algorithm and select the one that produces the graph with the least number of instructions. We provide the final vector graph we obtain for *KA* and *KB* in Figure 9. In cases where a kernel is complex, exhaustive testing of all transformation configurations may be impractical and time-consuming. However, users can guide our tool and explicitly configure the transformations. This option allows them to selectively explore the search space and save time. Determining the optimal configuration depends on the user's understanding of the problem and the specific characteristics of the kernel, such as potential reductions, contiguous load accesses, and the need for advanced group partitioning techniques. By considering these factors, users can effectively navigate the transformation options and improve the vectorization process. In summary, the greedy selection algorithm can be useful to further assist in identifying the most efficient transformation configuration. ## 4.8 Backend Our backend takes as input the graph of vector instructions and generates a C++ program by converting each instruction into an intrinsic function call. The conversion is straightforward, and no low-level optimization is performed at this stage. However, because we fully unroll and inline the kernels we can potentially obtain a significant code portion which can put pressure on the registers, # **Algorithm 2:** Set the order of operations in a group by minimizing the extracts ``` 1 dependent_sources \leftarrow \emptyset; // Sources with different positions are dependent, fixing one implies extract for the other 2 for operation in in_operations_to_reorder do if operation.src1.position ≠ operation.src2.position then dependent_sources[op.src1].insert(operation.src2); 4 dependent_sources[op.src2].insert(operation.src1); // Operations with the same source position are dependent, fixing one implies extract for the other 6 for src1 in dependent sources do for src2 in dependent sources do if src1 and src2 use the same positions for different operations then 8 dependent_sources[scr1].insert(scr2); dependent_sources[scr2].insert(scr1); 10 // Sort the sources by number of dependencies 11 sort(dependent_sources); unfixed\_operations \leftarrow in\_operations\_to\_reorder; 13 positions_used \leftarrow \emptyset; 14 ordered operations positions \leftarrow \emptyset; 15 for src in dependent sources do if there is an element in src used by more than one operation then 16 17 if there is an operation using src for both operands (sources) then 18 19 break; if src.position ∈ positions_used then 20 break; 21 // Fix the position to avoid an extract for op in src.operations do 22 if src == op.src1 then 23 ordered_operations_positions[op].insert(op.src1.position); 24 else if src == op.src2 then 25 ordered_operations_positions[op].insert(op.src2.position); positions used.add(ordered operations positions[op]); 27 unfixed_operations.remove(op); 28 // Put operations that will need an Extract anyway in the vacant positions while unfixed\_operations \neq \emptyset do op \leftarrow unfixed\_operations.pop(); 30 positions_used.add(op.position); 31 ordered operations positions[op].insert(op.position); 32 ``` leading to register spilling. Therefore, to help the compiler that will compile the generated C++, we propose a reordering algorithm that aims to reduce the save/restore of intermediate variables. Fig. 9. Graphs of vector instructions for KA and KB for kernel size equals 6 and VEC\_SIZE = 4. To this end, we propose Algorithm 3. It is a two-step algorithm. ``` Algorithm 3: Schedule a list of instructions l. ``` In the first step, we find disjoint parts in the instruction list, i.e. parts of the graph that are not connected. Each of these parts is then treated separately in the second step. Our second step is to iterate over the graph as if it were a graph of tasks. We maintain a list of ready tasks (the instructions that can be computed), select the task to be computed next, and then release the dependencies, with the possibility of moving new tasks to the list of ready tasks. This approach offers several advantages. It has low complexity and does not require managing the correctness of moving instructions before or after the instructions on which they depend (it prevents generating cycles). In addition, the core part lies in the selection of the next task among those in the ready list. Our strategy is to sort the list based on a register benefit and the depth to the leaves of the graph. We present in the Algorithm 4 the computation of the cost of scheduling an instruction as the next one. The benefit is based on the number of registers that will be released if the instruction is computed. If we consider that there are no unused variables, a load or an operation has a cost of 1 because the result of the instruction has to be stored somewhere. Then, for each instruction, we iterate over its predecessors (input) and see what will be the gain of computing it. For this purpose, we do the sum of the average of the successors of the predecessors. We give an example in Figure 10. We use the longest distance to the leaves to sort the instructions only when the benefit is equal between multiple tasks. Consequently, our algorithm has a local view of the graph and focuses on a minimal local. Fig. 10. Example of costs to schedule the instructions. # **Algorithm 4:** Compute the cost of scheduling instruction *i* next. ## 5 PERFORMANCE STUDY ### 5.1 Configurations We evaluate our tool on two platforms: - INTEL-AVX512: is an Intel Xeon Skylake Gold 6240 with 2x 18 cores at 2.6GHz and 512-bit AVX, i.e. a vector can contain eight double floating-point values. The node has 192 GB memory and each core has 64KB private L1 cache, 1MB private L2 cache and 1.375MB private L3 cache. The operating system is CentOS Linux release 7.6.1810 (Core). We use the GNU compiler 10.2.0, Clang the LLVM-based compiler 15.0.1 and icpx the Intel compiler 2022.0.0. - ARM-SVE: is an ARMv8.2 A64FX Fujitsu with 48 cores at 1.8 GHz and 512-bit SVE, i.e. a vector can contain eight double floating-point values. The node has 32 GB HBM2 memory arranged in four core memory groups (CMGs) with 12 cores and 8GB each, 64KB private L1 cache, and 8MB shared L2 cache per CMG. The operating system is Red Hat 8.3.1-5. We use the GNU compiler 10.3.0 (20210408). We compile both the scalar (original programs) and the vectorized (output of Autovesk) with the optimization flags -march=native -mtune=native -03 -ffast-math. The executions are pinned to a single core using *taskset*. #### 5.2 Test cases We use 10 custom computational kernels (Set-CK) and 4 common numerical kernels (Set-NK) to evaluate Autovesk's vectorization performance. The Set-CK kernels are specifically designed to cover a wide range of patterns. They include kernels with scalar input/output (denoted 1) and those with arrays (denoted N). The access patterns to the elements of the arrays vary and can be either contiguous, random or shifted (circular access). These kernels are in the form of for loops on data arrays. They represent a variety of scenarios, including linear contiguous access, irregular access, and circular access. Each of the 10 kernels in the set consists of two inputs and one output. Some of these kernels are expected to be well vectorized by modern compilers. The Set-CK kernels are: ``` \cdot (N,N) \rightarrow N: dest[i] = op(src0[i], src1[i]), \forall i \in [O, N[.] It is similar to Blas axpy. \cdot (N,N) \rightarrow 1: dest + = op(src0[i], src1[i]), \forall i \in [O, N[. This kernel includes KB and is similar to a dot product. \cdot (N,1) \rightarrow N: dest[i] = op(src0[i], src1), \forall i \in [O, N[ dest + = op(src0[i], src1), \forall i \in [O, N[ \cdot (N,1) \rightarrow 1: dest[i] = op(src0[r(i)], src1[i]), \forall i \in [O, N[ \cdot (r(N),N) \rightarrow N: \cdot (N,N) \rightarrow r(N): dest[r(i)] + = op(src0[i], src1[i]), \forall i \in [O, N[i]] dest+ = op(src0[r(i)], src1[i]), \forall i \in [O, N[ \cdot (r(N),N) \rightarrow 1: dest[i] = op(src0[r(i)], src1), \forall i \in [O, N[ \cdot (r(N),1) \rightarrow N: dest + = op(src0[r(i)], src1), \forall i \in [O, N[ \cdot (r(N),1) \rightarrow 1: \cdot (s(N),s(N)) \rightarrow N: dest[i] = op(src0[s(i)], src1[s(i)]), \forall i \in [O, N[. This kernel includes KA. The shift function s(x) is defined as ``` $$s(x) = (x+2) \pmod{N}.$$ (2) The random access function r(x) is defined as $$r(x) = (x XOR \ 0x55555555) \pmod{N}. \tag{3}$$ A binary operation *op* is either a sum or a multiplication. We evaluate each kernel from size equal to 4 to 128, and an increasing step equal to 4. An evaluation consists of executing a kernel on 21 distinct arrays 10000 times. Consequently, we use at most $21 \times 3$ arrays of 128 double floating point values, which takes 63KB, such that the data fits into the L1 cache for both hardware configurations. The kernels from Set-NK come from real applications: - *bcucof* (size 4): *bcucof* routine [27] computes a table for bi-cubic interpolation. The bi-cubic algorithm is often used to scale images and videos for display. - bcucofx2f: Two consecutive calls to bcucof (size 4) on different data that are vectorized together. - weight (size 7): weight routine [27] computes differentiation matrices for pseudo-spectral collocation, which are essential in spectral methods. Spectral methods are a powerful tool widely used for solving partial differential equations (PDEs) due to their high accuracy and efficiency. - convolution (sizes 8 and 16) Discrete convolution is a mathematical operation that combines two discrete functions f and g to produce a new function f\*g representing their combined effect. It is commonly used for filtering, smoothing and feature detection in various fields including audio and image processing. For all the test cases, the data is initialized before calling the kernels, so it is already in the cache before the first execution. When showing the speedup, we obtain it by comparing the scalar version automatically vectorized vs. the version vectorized by Autovesk, both compiled with the same compiler. #### 5.3 Results Set-CK. Our performance study compared the automatically vectorized C++ code generated by Autovesk with the automatic vectorization techniques of scalar kernels produced by the GCC compiler, the Clang LLVM-based compiler, and the Intel icpx compiler. Figure 11 shows the execution times of the 10 kernels with different problem sizes for both the INTEL AVX512 and ARM-SVE configurations. The comparison is made between the vectorized code generated by Autovesk and the automatic vectorization of the GCC compiler on scalar codes. The results show that vectorized kernels provide a noticeable speedup over scalar kernels, as indicated by the speedup shown at some points. In Figure 12, we provide a detailed breakdown of the number and types of graph nodes for the different kernels and problem sizes in our study. There are scalar graph nodes, including loads, stores and operations, and vector graph nodes for the generated vectorized code, including loads, stores, operations and data transformations. Importantly, the data transformation operations exist only for the vectorized kernels, as they apply to vectors. Although the number of resulting binary instructions may differ, it is highly correlated with the number of graph nodes shown. These results provide insight into the complexity of the vectorization process and the types of operations involved in generating efficient vectorized code from scalar code. From the execution times, we observe that our approach provides a significant speedup for all kernels on both configurations, except for the $(N,1) \to N$ and $(N,N) \to N$ kernels. For these kernels, the compiler is able to vectorize and achieve execution times similar to our approach. The kernels $(N,1) \to 1$ and $(N,N) \to 1$ are easily vectorized, but require a reduction. We can see from Figures 11a and 11c, that our approach is faster for all sizes on ARM-SVE and after a fairly large size on INTEL-AVX512. When using random access (r(N)) or a shift (s(N)) our method can provide a significant speedup of 12. The execution times can vary, and we can understand this behavior by looking at Figure 12. For instance, for the kernel $(r(N), 1) \rightarrow 1$ , execution time Figure 11f and operations Figure 12f, we can see that the data transformation operations vary significantly depending on the size. This is because we do not always use a multiple of 8 (the length of the SIMD vector), which leads to different best instruction graphs. This effect is visible in Figures 12a, 12g and 12c but with less impact on performance. As expected for the kernel $(N, N) \rightarrow N$ , Figure 12d, there are no data transformation operations. Among the strategies to fix the order of the vector's elements, 76% of the best configurations were obtained by leaving the elements in their original order, which is not surprising due to the types of kernels we tested. Then, 16% were obtained with the partitioning strategy and 8% with the clustering strategy. Figure 13 shows the speedups achieved by Autovesk compared to the Intel icpx and Clang compilers for the 10 kernels selected in our study. To evaluate the performance, we ran each kernel as we did for the comparison with GCC, i.e., with different problem sizes, but instead of showing all the details, we calculated the average speedup along with the minimum and maximum variation over the automatic vectorization techniques of the compilers. The evaluation showed that the performance of the vectorized kernels using Autovesk is better than the compiler versions for most kernels. For the cases " $(N,N) \rightarrow N$ " and " $(N,1) \rightarrow N$ " using Intel icpx, see Figure 13b, we obtain similar performance, which we expect since the data accesses are contiguous and linear. However, Clang did not deliver the same performance, see Figure 13a. The average time to generate vectorized code for all kernels and sizes is 4.12 seconds, with a minimum of 0.001 seconds and a maximum of 179.258 seconds. However, this phase is not fully optimized, so there is room for improvement. We expect that strategies such as a branch and cut technique could improve the efficiency of the process by pruning the research of the best coefficients. Fig. 11. Execution times for the different kernels and different problem sizes for the INTEL-AVX512 and ARM-SVE configurations. The speedup of the vectorized kernels by Autovesk against the automatic vectorization techniques of GCC compiler on scalar kernels is shown for some points. Fig. 12. Number and types of graph nodes for the different kernels and different problem sizes. The data transformation operations only exist for the vectorized kernels because they apply to vectors. The number of resulting binary instructions can differ but will be highly correlated to the numbers shown. A side-by-side comparison between the results of the scalar source code (left side) and the vectorized generated code (right side). Fig. 13. Comparison of Autovesk's automatic vectorization speedups against the Clang LLVM-based and Intel icpx compilers on 10 selected kernels. Each kernel was executed with different problem sizes. The minimum, average, and maximum speedups over the compilers' auto-vectorization techniques are shown. Set-NK. Figure 14 provides the results for the numerical kernels. Fig. 14. Comparison of Autovesk's automatic vectorization speedup against the GNU compiler (GCC) on x86 architecture and A64FX 64-bit ARM architecture, Clang LLVM-based compiler and the Intel (icpx) compiler for 4 different numerical kernels. We provide the execution times of the Autovesk versions above each bar. Our study highlights the relative advantages of Autovesk over modern compilers in optimizing the numerical computations presented. In particular, Autovesk achieves significant speedups over Clang and Intel compilers, exceeding the speedups achieved over GCC. For the "bcucof" kernel, Autovesk runs 1.8 times faster than GCC. It also outperforms Clang LLVM by 3.8 times with an execution time of 0.0182. Vectorizing "bcucof" presents challenges due to non-contiguous index operations within the loop. However, Autovesk overcomes this limitation by efficiently transforming the input arrays into registers with minimal overhead, thereby enabling operation factorization and facilitating effective vectorization. Autovesk achieves a remarkable 2x speedup over GCC for the "bcucofx2f" kernel. Compared to Intel icpx, Autovesk achieves a significant speedup of 4.2x, reducing the execution time to 0.0134. Autovesk performs well on the "weight" kernel and excels on the "convolution" kernel with speedups of 2.1x over GCC, 3.6x over LLVM, and 2.9x over Intel icpx, reducing the execution time to 0.0276. These consistent and significant performance improvements highlight the effectiveness of Autovesk in optimizing numerical kernels. Further investigation is required to explore its potential in broader application domains. ### 6 STACK/REGISTER EXCHANGE MINIMIZATION To alleviate the pressure on the registers and minimize stack/register exchange, we proposed a reordering algorithm for the generated C++ code in Section 4.8. ### 6.1 Test cases To evaluate the effectiveness of our proposed reordering algorithm, we generated random instructions using our test case generator, PredX. This generator creates random instructions that have dependencies between variables. The X in PredX represents the maximum number of predecessors for a given variable. To generate the test cases, we start with a single variable and link it to previous variables with a jump between 1 and 10, meaning that the first 9 variables could have zero predecessors. A variable with zero predecessors is considered a load and a variable with zero successors is considered a store. We generated AVX512 code, where each variable is an AVX512 vector, and simply added the input. This allowed us to test the performance of our reordering algorithm on randomly generated code of varying complexity. Our test case generator is referred to as PredX, where X means that a variable is computed using from 1 to X variables (i.e. in the dependency graph, a variable can have up to X predecessors). ### 6.2 Results Using our test case generator Pred*X*, we evaluated the effectiveness of our proposed reordering algorithm by generating random instructions for two different test case configurations: Pred*4* and Pred*10*, while varying the problem sizes. We provide the results in Figure 15, showing the number of stack accesses (push, pop or direct accesses) with and without the reordering algorithm. We can observe that reordering the instructions with our strategy always provides a benefit. More precisely, for Pred*4*, the compiler can avoid using the stack for all problem sizes, but will spin 68 registers with the original order. For Pred*10*, the gain is about 15%. Fig. 15. Number of stack accesses (push, pop or direct accesses) for different test case sizes. PredX refers to a test case where a new variable is constructed with up to X other variables as input. #### 7 LIMITATIONS AND FUTURE WORKS Our research has focused on automatically vectorizing unstructured static kernels with irregular data access patterns, but there are several limitations and room for future improvement. One area we intend to address is extending the applicability of Autovesk to cases where non-static loops can be expressed as repetitions of static ones. Indeed, non-static kernels can be divided into those that can be described by the polyhedral model, for which our approach is not beneficial and those that cannot. For the latter, there are non-static kernels that require alternative optimization methods, and those that can be viewed as repetitions of static kernels, where we aim to apply our method. Although our tool automatically generates vectorized code, at this stage, it still requires the user to provide input code in a specific format, since we use C++ templates to extract the graph of instructions. To eliminate user intervention and extend the range of code that can be automatically vectorized, we plan to integrate Autovesk's transformations into an existing compiler. Alignment is not handled in the current implementation of Autovesk. Integrating our techniques into a compiler offers a potential way to address alignment issues in future work. In addition, we can investigate incorporating a cost model for each strategy in the graph transformations. By considering the potential benefits and overheads of vectorization, informed decisions can be made to avoid unnecessary vectorization and focus on cases where it will provide significant performance gains. These directions improve the usability and effectiveness of Autovesk in various applications. ### 8 CONCLUSION We introduced Autovesk, an automatic vectorization tool designed for complex computational kernels. We presented our strategy that relies on heuristic-based algorithms to avoid paying the price of finding an optimal solution. Our method generates several solutions and returns the one with the least number of operations. To assess the vectorization performance of Autovesk, we performed a comparative evaluation against three leading compilers: GCC, LLVM, and Intel, using a set of proposed kernels, including both custom and real-world numerical kernels. We demonstrate that Autovesk can provide significant speedups on several kernels. It remains competitive even in cases where general-purpose compilers can vectorize. Furthermore, Autovesk includes a procedure to reorder the instructions to reduce register spilling. While Autovesk shows promising results for the automatic vectorization of unstructured static kernels, there is still room for improvement and extension. Our ongoing research will continue to explore these possibilities. ### **ACKNOWLEDGMENTS** This work used the Isambard 2 UK National Tier-2 HPC Service (http://gw4.ac.uk/isambard/) operated by GW4 and the UK Met Office, which is an EPSRC project (EP/T022078/1). We also used the PlaFRIM experimental testbed, supported by Inria, CNRS (LABRI and IMB), Université de Bordeaux, Bordeaux INP and Conseil Régional d'Aquitaine (https://www.plafrim.fr). ### **REFERENCES** - [1] Randy Allen and Ken Kennedy. 1987. Automatic Translation of FORTRAN Programs to Vector Form. ACM Trans. Program. Lang. Syst. 9, 4 (oct 1987), 491–542. https://doi.org/10.1145/29873.29875 - [2] Andrew Anderson, Avinash Malik, and David Gregg. 2015. Automatic Vectorization of Interleaved Data Revisited. ACM Trans. Archit. Code Optim. 12, 4, Article 50 (dec 2015), 25 pages. https://doi.org/10.1145/2838735 - [3] Sara S. Baghsorkhi, Nalini Vasudevan, and Youfeng Wu. 2016. FlexVec: Auto-Vectorization for Irregular Loops. In Proceedings of the 37th ACM SIGPLAN Conference on Programming Language Design and Implementation (Santa Barbara, CA, USA) (PLDI '16). Association for Computing Machinery, New York, NY, USA, 697–710. https://doi.org/10.1145/ 2908080.2908111 - [4] Cédric Bastoul, Albert Cohen, Sylvain Girbal, Saurabh Sharma, and Olivier Temam. 2004. Putting Polyhedral Loop Transformations to Work. In *Languages and Compilers for Parallel Computing*, Lawrence Rauchwerger (Ed.). Springer - Berlin Heidelberg, Berlin, Heidelberg, 209-225. - [5] Berenger Bramas. 2017. Inastemp: A novel intrinsics-as-template library for portable simd-vectorization. *Scientific Programming* 2017 (2017), 1–18. - [6] Bérenger Bramas and Pavel Kus. 2018. Computing the sparse matrix vector product using block-based kernels without zero padding on processors with AVX-512 instructions. *PeerJ Computer Science* 4 (April 2018), e151. https://doi.org/10.7717/peerj-cs.151 - [7] Yishen Chen, Charith Mendis, Michael Carbin, and Saman Amarasinghe. 2021. VeGen: A Vectorizer Generator for SIMD and Beyond. In Proceedings of the 26th ACM International Conference on Architectural Support for Programming Languages and Operating Systems (Virtual, USA) (ASPLOS '21). Association for Computing Machinery, New York, NY, USA, 902–914. https://doi.org/10.1145/3445814.3446692 - [8] Kazem Cheshmi, Zachary Cetinic, and Maryam Mehri Dehnavi. 2022. Vectorizing Sparse Matrix Computations with Partially-Strided Codelets. In *Proceedings of the International Conference on High Performance Computing, Networking, Storage and Analysis* (Dallas, Texas) (SC '22). IEEE Press, Manhattan, New York City, U.S, Article 32, 15 pages. - [9] Wang Dong, Zhao Rongcai, Wang Qi, and Li Yingying. 2016. Outer-Loop Auto-Vectorization for SIMD Architectures Based on Open64 Compiler. In 2016 17th International Conference on Parallel and Distributed Computing, Applications and Technologies (PDCAT). IEEE Computer Society, Washington, DC, USA, 19–23. - [10] Alexandre E. Eichenberger, Peng Wu, and Kevin O'Brien. 2004. Vectorization for SIMD Architectures with Alignment Constraints. In Proceedings of the ACM SIGPLAN 2004 Conference on Programming Language Design and Implementation (Washington DC, USA) (PLDI '04). Association for Computing Machinery, New York, NY, USA, 82–93. https://doi.org/ 10.1145/996841.996853 - [11] Joël Falcou and Jocelyn Serot. 2004. Application of template-based metaprogramming compilation techniques to the efficient implementation of image processing algorithms on SIMD-capable processors. In Advanced Concepts for Intelligent Vision Systems. - [12] Michael J. Flynn. 1972. Some Computer Organizations and Their Effectiveness. *IEEE Trans. Comput.* C-21, 9 (1972), 948–960. - [13] Matthias Gross. 2016. Neat SIMD: Elegant vectorization in C++ by using specialized templates. In 2016 International Conference on High Performance Computing & Simulation (HPCS). IEEE, USA, 848–857. https://doi.org/10.1109/HPCSim. 2016.7568423 - [14] Nabil Hallou, Erven Rohou, and Philippe Clauss. 2017. Runtime Vectorization Transformations of Binary Code. International Journal of Parallel Programming 8, 6 (June 2017), 1536 – 1565. https://doi.org/10.1007/s10766-016-0480-z - [15] Peng Jiang and Gagan Agrawal. 2018. Conflict-Free Vectorization of Associative Irregular Applications with Recent SIMD Architectural Advances. In Proceedings of the 2018 International Symposium on Code Generation and Optimization (Vienna, Austria) (CGO 2018). Association for Computing Machinery, New York, NY, USA, 175–187. https://doi.org/10. 1145/3168827 - [16] Peng Jiang, Linchuan Chen, and Gagan Agrawal. 2016. Reusing Data Reorganization for Efficient SIMD Parallelization of Adaptive Irregular Applications. In *Proceedings of the 2016 International Conference on Supercomputing* (Istanbul, Turkey) (ICS '16). Association for Computing Machinery, New York, NY, USA, Article 16, 10 pages. https://doi.org/10. 1145/2925426.2926285 - [17] Ken Kennedy and John R. Allen. 2001. Optimizing Compilers for Modern Architectures: A Dependence-Based Approach. Morgan Kaufmann Publishers Inc., San Francisco, CA, USA. - [18] Samuel Larsen and Saman Amarasinghe. 2000. Exploiting Superword Level Parallelism with Multimedia Instruction Sets. In Proceedings of the ACM SIGPLAN 2000 Conference on Programming Language Design and Implementation (Vancouver, British Columbia, Canada) (PLDI '00). Association for Computing Machinery, New York, NY, USA, 145–156. https://doi.org/10.1145/349299.349320 - [19] Roland Leißa, Immanuel Haffner, and Sebastian Hack. 2014. Sierra: A SIMD Extension for C++. In Proceedings of the 2014 Workshop on Programming Models for SIMD/Vector Processing (Orlando, Florida, USA) (WPMVP '14). Association for Computing Machinery, New York, NY, USA, 17–24. https://doi.org/10.1145/2568058.2568062 - [20] Simon Moll, Shrey Sharma, Matthias Kurtenacker, and Sebastian Hack. 2019. Multi-Dimensional Vectorization in LLVM. In Proceedings of the 5th Workshop on Programming Models for SIMD/Vector Processing (Washington, DC, USA) (WPMVP'19). Association for Computing Machinery, New York, NY, USA, Article 3, 8 pages. https://doi.org/10.1145/ 3303117.3306172 - [21] Ralf Möller. 2016. Design of a low-level C++ template SIMD library. Computer Engineering Group, Bielefeld University: Bielefeld, Germany (2016). - [22] Dorit Nuzman, Ira Rosen, and Ayal Zaks. 2006. Auto-Vectorization of Interleaved Data for SIMD. SIGPLAN Not. 41, 6 (jun 2006), 132–143. https://doi.org/10.1145/1133255.1133997 - [23] Dorit Nuzman and Ayal Zaks. 2008. Outer-Loop Vectorization: Revisited for Short SIMD Architectures. In *Proceedings* of the 17th International Conference on Parallel Architectures and Compilation Techniques (Toronto, Ontario, Canada) - (PACT '08). Association for Computing Machinery, New York, NY, USA, 2-11. https://doi.org/10.1145/1454115.1454119 - [24] Sebastian Pop, Albert Cohen, Cédric Bastoul, Sylvain Girbal, Georges-André Silber, and Nicolas Vasilache. 2006. GRAPHITE: Polyhedral analyses and optimizations for GCC. *Proceedings of the GCC Developers' Summit 2006.* - [25] Vasileios Porpodas, Rodrigo C. O. Rocha, Evgueni Brevnov, Luís F. W. Góes, and Timothy Mattson. 2019. Super-Node SLP: Optimized Vectorization for Code Sequences Containing Operators and Their Inverse Elements. In 2019 IEEE/ACM International Symposium on Code Generation and Optimization (CGO). 206–216. https://doi.org/10.1109/CGO.2019. 8661192 - [26] Vasileios Porpodas, Rodrigo C. O. Rocha, and Luís F. W. Góes. 2018. Look-Ahead SLP: Auto-Vectorization in the Presence of Commutative Operations. In *Proceedings of the 2018 International Symposium on Code Generation and Optimization* (Vienna, Austria) (CGO 2018). Association for Computing Machinery, New York, NY, USA, 163–174. https://doi.org/10.1145/3168807 - [27] William H. Press, Saul A. Teukolsky, William T. Vetterling, and Brian P. Flannery. 2007. *Numerical Recipes 3rd Edition: The Art of Scientific Computing* (3 ed.). Cambridge University Press, USA. - [28] Rodrigo C. O. Rocha, Vasileios Porpodas, Pavlos Petoumenos, Luís F. W. Góes, Zheng Wang, Murray Cole, and Hugh Leather. 2020. Vectorization-Aware Loop Unrolling with Seed Forwarding. In *Proceedings of the 29th International Conference on Compiler Construction* (San Diego, CA, USA) (CC 2020). Association for Computing Machinery, New York, NY, USA, 1–13. https://doi.org/10.1145/3377555.3377890 - [29] Ira Rosen, D. Nuzman, and A. Zaks. 2007. Loop-aware SLP in GCC. GCC Developers' Summit (01 2007), 131-142. - [30] Randolph G. Scarborough and Harwood G. Kolsky. 1986. A vectorizing Fortran compiler. *IBM Journal of Research and Development* 30, 2 (1986), 163–171. https://doi.org/10.1147/rd.302.0163 - [31] P. Souza, Leonardo Borges, Cédric Andreolli, and Philippe Thierry. 2015. OpenVec Portable SIMD Intrinsics, Vol. 2015. European Association of Geoscientists & Engineers, Netherlands, 1–5. https://doi.org/10.3997/2214-4609.201414038 - [32] Michelle Mills Strout, Mary Hall, and Catherine Olschanowsky. 2018. The Sparse Polyhedral Framework: Composing Compiler-Generated Inspector-Executor Code. Proc. IEEE 106, 11 (2018), 1921–1934. https://doi.org/10.1109/JPROC. 2018.2857721 - [33] Majedul Haque Sujon, R. Clint Whaley, and Qing Yi. 2013. Vectorization past dependent branches through speculation. In Proceedings of the 22nd International Conference on Parallel Architectures and Compilation Techniques. Association for Computing Machinery, New York, NY, USA, 353–362. https://doi.org/10.1109/PACT.2013.6618831 - [34] Aravind Sukumaran-Rajam and Philippe Clauss. 2015. The Polyhedral Model of Nonlinear Loops. ACM Trans. Archit. Code Optim. 12, 4, Article 48 (dec 2015), 27 pages. https://doi.org/10.1145/2838734 - [35] Konrad Trifunovic, Dorit Nuzman, Albert Cohen, Ayal Zaks, and Ira Rosen. 2009. Polyhedral-Model Guided Loop-Nest Auto-Vectorization. In 2009 18th International Conference on Parallel Architectures and Compilation Techniques. IEEE Computer Society, USA, 327–337. https://doi.org/10.1109/PACT.2009.18 - [36] Haichuan Wang, Peng Wu, Ilie Gabriel Tanase, Mauricio J. Serrano, and José E. Moreira. 2014. Simple, Portable and Fast SIMD Intrinsic Programming: Generic Simd Library. In Proceedings of the 2014 Workshop on Programming Models for SIMD/Vector Processing (Orlando, Florida, USA) (WPMVP '14). Association for Computing Machinery, New York, NY, USA, 9–16. https://doi.org/10.1145/2568058.2568059 - [37] Tuowen Zhao, Tobi Popoola, Mary Hall, Catherine Olschanowsky, and Michelle Strout. 2022. Polyhedral Specification and Code Generation of Sparse Tensor Contraction with Co-Iteration. ACM Trans. Archit. Code Optim. 20, 1, Article 16 (dec 2022), 26 pages. https://doi.org/10.1145/3566054 #### A PARTITIONING STRATEGY **Algorithm 5:** Converting a group into a set of *V* subgroups, where each group has at most *VEC SIZE* elements. ``` // Given a list of elements e and matrix score d // Start with a partition containing all elements u wip_partitions.push(new_partition(e)); 2 final_partitions \leftarrow \emptyset; 3 while |final\_partitions| \neq V do p \leftarrow \text{wip\_partitions.pop()}; if |p| \le VEC SIZE then final_partitions.insert(p); continue; 7 // We compute the desired partition sizes vecs_in_p \leftarrow (|p| + VEC_SIZE - 1)/VEC_SIZE; 8 margin \leftarrow vecs_in_p \times VEC_SIZE - |p|; size_max_p1 \leftarrow (|p|/2) \times VEC_SIZE; 10 size_max_p2 \leftarrow (|p|/2) \times VEC\_SIZE; 11 12 size_min_p1 \leftarrow size_max_p1 - margin; size_min_p2 \leftarrow size_max_p2 - margin; 13 // Find the elements in p with the lowest score (i, j) \leftarrow \text{find\_min\_score}(p, d); 14 sub_p1 \leftarrow i; 15 sub p2 \leftarrow j; 16 p.remove(i, j); 17 while |p| \neq 0 do 18 if |sub_p1| == size_max_p1 then 19 sub_p2.insert(p.pop()); 20 else if |sub_p2| == size_max_p2 then 21 sub_p1.insert(p.pop()); 22 else // Find the element n that has the highest accumulated score either with sub_p1 or sub_p2 [n, score1, score2] \leftarrow find\_highest\_score(p, sub_p1, sub_p2); p.remove(n); if score1 \ge score2 OR (score1 == score2 26 size_max_p1 - |p1| \ge size_max_p2 - |p2| sub p1.insert(n); 27 else 28 sub_p2.insert(p.pop()); wip_partition.insert(sub_p1, sub_p2); 30 ``` #### B CLUSTERING STRATEGY **Algorithm 6:** Converting a group into a set of *V* subgroups, where each group has at most *VEC\_SIZE* elements. ``` // Given a list of elements e and matrix score d // We initiate the subgroups 1 subgroups[V] \leftarrow \emptyset; _2 (i,j) \leftarrow find_min(d); 3 e ← remove(e, i, j); 4 subgroup[0].add(i); 5 subgroup[1].add(j); 6 for v from 2 to V do worst_idx \leftarrow 0; worst\_score \leftarrow + inf; for idx in e do score ← \sum_{i=0}^{v} d(subgroup[i][0], idx); 11 if score < worst score then score = worst score; 12 worst_idx = idx; 13 e ← remove(e, worst_idx); subgroup[v].add(worst_idx); 15 while e is not empty do 16 best_idx \leftarrow 0; 17 best subgroup \leftarrow 0; 18 best\_score \leftarrow - inf; 19 for v from 0 to V do 20 for idx in e do 21 score ← 22 \sum_{i=0}^{v} d(subgroup[i][:], idx); if score > best score then 23 score = best score; best idx = idx; 25 best_subgroup = v; e ← remove(e, best_idx); 27 subgroup[best_subgroup].add(best_idx); 28 ```