

## Autovesk: Automatic vectorization of unstructured static kernels by graph transformations

Hayfa Tayeb, Bérenger Bramas, Ludovic Paillat

### ▶ To cite this version:

Hayfa Tayeb, Bérenger Bramas, Ludovic Paillat. Autovesk: Automatic vectorization of unstructured static kernels by graph transformations. 2022. hal-03914178v1

## HAL Id: hal-03914178 https://inria.hal.science/hal-03914178v1

Preprint submitted on 28 Dec 2022 (v1), last revised 4 Dec 2023 (v3)

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.

# Autovesk: Automatic vectorization of unstructured static kernels by graph transformations

HAYFA TAYEB, ICube Lab, France, Inria, France, and University of Strasbourg, France LUDOVIC PAILLAT, ICube Lab, France, Inria, France, and University of Strasbourg, France BÉRENGER BRAMAS, ICube Lab, France, Inria, France, and University of Strasbourg, France

Leveraging the SIMD capability of modern CPU architectures is mandatory to take full benefit of their increasing performance. To exploit this feature, binary executables must be explicitly vectorized by the developers or an automatic vectorization tool. This why the compilation research community has created several strategies to transform a scalar code into a vectorized implementation. However, the majority of the approaches focus on regular algorithms, such as affine loops, that can be vectorized with few data transformations. In this paper, we present a new approach that allow automatically vectorizing scalar codes with chaotic data accesses as long as their operations can be statically inferred. We describe how our method transforms a graph of scalar instructions into a vectorized one using different heuristics with the aim of reducing the number or cost of the instructions. Finally, we demonstrate the interest of our approach on various computational kernels using Intel AVX-512 and ARM SVE.

#### CCS Concepts: • Computer systems organization → Single instruction, multiple data.

Additional Key Words and Phrases: Automatic vectorization, graph transformations, DAG

#### **1 INTRODUCTION**

Vectorization is a feature of modern CPUs that consists in applying a single instruction to multiple data (SIMD) [5]. It is one of the hardware features that have increased CPU performance despite the stagnation of the clock frequency. To exploit this functionality, a binary must explicitly use vector instructions, and this requires the program to be either vectorized by the back-end compiler when it issues the machine code, or at runtime [7].

HPC experts tends to vectorize their code manually [3] in assembly or with intrinsic functions <sup>1</sup>. This allows them to fine tuned and control the behavior of their computational kernels. However, this also requires a significant expertise and can imply to re-implement new kernels for each instruction set architecture (ISA). To mitigate this drawback, several abstraction libraries have been created [2, 4, 6, 9, 10, 16, 19]. They allow writing vectorized code with an abstract vector type which is fixed at compile time depending on the target architecture. This clearly facilitates the maintainability while still asking for a moderate understanding of the vectorization concept. The main limitation of this approach is that the operations supported by the library should exist in all underlying ISA or, when it is not the case, the desired behavior should be implemented with more instructions, leading to difficulty to have a single kernel implementation efficient everywhere. On a different research axis, the compilation community has proposed different strategies with the aim of automatically transforming a scalar code into a vectorized equivalent. The resulting mechanisms work well when the code is regular, i.e. with contiguous data accesses and affine loops. However, when the code to vectorize is irregular or with complex dependencies between the variables, these methods usually fail. Nevertheless, this strategy allows having a single source code both clear and portable, and still obtain good performance thanks to the compiler. This is why

<sup>&</sup>lt;sup>1</sup>An intrinsic function is a function that is usually converted into a single instruction by the compiler, allowing to use some instructions explicitly while remaining at a high level

Authors' addresses: Hayfa Tayeb, ICube Lab, 300 Bd Sébastien Brant, Illkirch, France and Inria, Nancy, France and University of Strasbourg, France, hayfa.tayeb@inria.fr; Ludovic Paillat, ICube Lab, 300 Bd Sébastien Brant, Illkirch, France and Inria, Nancy, France and University of Strasbourg, France, ludovic.paillat@etu.unistra.fr; Bérenger Bramas, ICube Lab, 300 Bd Sébastien Brant, Illkirch, France and Inria, Nancy, France and University of Strasbourg, France, berenger.bramas@inria.fr.

our objective is to provide a new strategy to vectorize code that are usually not vectorized by the classical automatic approaches. Our method intends to complement the existing mechanisms by focusing on irregular and unstructured computing kernels. It aims to allow non-expert programmers to benefit from the vectorization but also experts to delegate complex vectorization implementations that require lots of data transformations. Indeed, our method attempts to minimize the number of instructions at the cost of complex vector transformations (permutations, extractions, merging, etc.) which are usually tedious to manage with intrinsics or in assembly.

The contribution of our work is the following:

- to provide a new automatic vectorization method. Our approach operate on an instruction graph, which is transformed with the aim of minimizing the total number of instructions;
- to decompose the problem in several sub-problems, and provide different heuristics to solve them;
- to study the performance of the obtained vectorized kernels against classical methods from a modern compiler;
- to propose a new instruction ordering strategy to reduce number of register spilling, i.e. the transfers between the stack and the registers.

The paper is organized as follows. In Section 2 we detail the background on vectorization and automatic vectorization. Then, we discuss the related work in Section 3. We present our method in Section 4. Finally, we evaluate the benefit of our method in Section 5.

#### 2 PROBLEM DESCRIPTION

#### 2.1 Vectorization

The principle of vectorization, as developed in modern CPUs, can be described as a technique which allows applying a single instruction on one or several vectors of native data types. The implementation of this concept in modern CPUs comes with several constraints. For instance, the size of the vector is fixed and hardware dependent, even though it is possible to pad the vector with arbitrary values to work on smaller sizes. The vectors are actually CPU registers, such that load and store operations must be used to exchange data with the main memory. The operation set supported by a processing unit to manipulate the vectors is hardware dependent. More precisely, it is tied to the ISA and each ISA may have operations that are not supported by others. For example, some can allow shuffling the data inside the vectors, where others might only support shuffling inside half of the vectors. Some might support non contiguous memory accesses with gather/scatter operations, but others might not. However, we can surely consider that they all support arithmetic/logical operations, which are usually applied term by term on two vector operands. In our approach, we consider that vector transformation instructions are available to shuffle the data, extract elements, and merge two vectors in one. When considering performance, it is usually more efficient to loads/stores contiguous elements in memory and use aligned memory accesses (i.e. the starting address pointer is a multiple of a given value). Some ISA, such as ARM SVE, also supports predicate vectors that allow applying operations only on given active elements. Most of the other ISA can mimic this behavior at the cost of generating mask vectors that are used with binary operations to erase inactive items.

#### 2.2 Automatic vectorization

Automatic vectorization consists in converting a scalar source code or binary into a vectorized equivalent. This is a difficult problem because the original program can be written in a way that makes it difficult to vectorize. The main reasons are the use of data structures/accesses that are not adequate, or when it is difficult to predict the dependencies

leading to the impossibility to generate a vectorized kernel before the execution. Moreover, even if vectorization can be applied, the result can be inefficient and take more time than the original version to execute. Indeed, if we suppose that we put a single scalar value (or few of them) inside each vector, it seems straightforward to obtain a naive vectorized program. However, the waste in the vectors and the fact that vectorized operations can have a higher cost (either in latency or throughput) would lead to a poor implementation. This is why a good metric to predict the performance of a vectorized kernel is to count the number of instructions, with potentially a cost associated to each of them, and consider that the lower is the better. A more refined optimisation can also predict the optimal use of hardware units by considering that some operations applied on disjoint data can be performed concurrently.

In the current study, we focus on static kernels, which allows us to know the original number of scalar instructions. Also, some non-static kernels could be seen as a dynamic repetition of a static kernel, such that our method is also useful in this case. To illustrate the difficulty of the problem, we will provide a rough complexity to obtain an optimal solution if we attempt to compute all possibilities to find the optimum.

Consider we have a direct acyclic graph G(V, E) where the V vertices correspond to the N scalar operations of the original program, and the *E* edges are the dependencies. We state that the number of possibilities is bounded by

$$\prod_{i=0}^{\lceil N/k \rceil} \frac{(N-i \times k)!}{(N-k \times i - k)!}$$
(1)

which is equal to the number of possibilities to group the elements in subsets of k among N. We can lower this number by considering that N is composed of L loads, S stores and O different operations each of I scalar operations (the operations of the same type that are at different depth in the graph can be considered of different type). However, this limit considers all vectors as full, which might not be the case, increasing even more the number of possibilities. Therefore, a brute force approach to find an optimal vectorial graph seems impossible and motivate the use of heuristics.

#### **3 RELATED WORK**

Several works provide strategies to achieve automatic vectorization. There are mainly two strategies in the state-of-theart: loop vectorization and Superword Level Parallelism (SLP).

Loop vectorizing relies on parallelism in loop iterations. Intuitively, for simple loops, vectorization is essentially a simple transformation that expands each operation in the loop from a scalar type to a vector type. However, most computations require more sophisticated accesses that require advanced loop transformations to be in a vectorizable form and preferably without dependencies to ensure consistency of processing. Among the difficulties challenging simple vectorization, there is the case of loops with non-contiguous access patterns to the operation data. Nuzman et al [11] addressed interleaved data access by presenting an extension to a classical loop-based vectorizer. This extension allows to handle computations and accesses to non-unitary stride data, more precisely stride data with powers of 2 on CPUs and thus by exploiting spatial locality.

Loop vectors are mostly dealing with the data parallelization aspect directly related to the SIMD architecture. As a counterpart, there is the SLP algorithm originally introduced in [8]. It performs instruction-oriented vectorization. It is commonly used to convert linear code into vector code, which complements traditional loop-based vectorizers. SLP algorithm analyses the input code by scanning the compiler-generated intermediate representation (IR) looking for instruction groups that can be combined into vectors. It replaces these selected instruction groups with the corresponding vector instructions. Nuzman et al [15] proposed the Bottom-Up SLP algorithm implemented in the well-known GCC and LLVM compilers. The main contributions of this algorithm are that it is not restricted to loops, i.e. it can process

sequential code anywhere in the program and it can vectorize code in loops when the loop vectorizer fails. The SLP approach suffers from some limitations. Mainly, the algorithm may not detect instructions that are susceptible to vectorization. Indeed, it operates locally or even atomically on individual SLP graphs which can be limiting in the case of consecutive graphs sharing data. In these cases, an overestimation of the vectorization costs may occur and lead to missed opportunities, even in a simple code. In fact, the SLP vectorizer may miss several opportunities for vectorization in loops. Rodrigo et al [14] presented Vectorization Aware Loop Unrolling (VALU), a new heuristic accompanying the compiler in searching for loop-unrolling opportunities to allow auto-vectorization of sequential code. VALU checks whether the loop unrolling will be cost efficient for the SLP vectorizer and identifies the loop unrolling factor that can maximize the use of the vector units in the target architecture. VALU achieved an overall geometric mean acceleration of 1.06 on the benchmark cores. Vasileios et al [13] presented Look-Ahead SLP (LSLP), an improved vectorization algorithm based on SLP that mainly focuses on commutative operations. It is implemented in LLVM. LSLP main contributions are firstly, to be able to extend SLP graph data structure to form multi-nodes of chains of commutative operations of the same type. Secondly, it introduces a more powerful operand reordering scheme which makes informed decisions based on instructions deeper in the code. To summarize, there are several research works that are trying to improve different aspects of the SLP algorithm. The results, in terms of performance, remain average. For instance, for benchmarks done between SLP and LSLP, the order of magnitude of speedups is between 0.98 and 1.08 [13]. Several works are proposing heuristics that aim to find proper instruction ordering and to optimize the selection of the regions of code that need to be vectorized. But given the complexity of the automatic vectorization problem itself, and given the added constraints for vectorizing an entire sequential code, the SLP algorithm remains ambitious and still requires a lot of work in order to achieve unrestricted auto-vectorization.

As vectorization can be seen as a parallelization at the instruction level, the work on automatic parallelization using polyhedral model can be used [1, 12, 18]. However, the code to be vectorized should respect several rules to be described by this model, excluding non linear array indexing as we target with Autovesk, or use additional mechanisms such as speculative execution [17].

#### **4 AUTOVESK**

#### 4.1 Transformation flow

We provide in Figure 1 an overview of the internal organization of our engine. First, the process starts by obtaining a graph of scalar instructions of a given computational core (Section 4.2). In the second step, the graph can be transformed to exploit reduction when relevant (Section 4.3). In the third step, the instructions are grouped to obtain a meta-graph (Section 4.4). Next, the groups are split to match the desired vector size denoted by *VEC\_SIZE* (Section 4.5). We first divide the loads/stores, then the arithmetic/logical operations. Afterwards, the order of the elements in each group is set, and the necessary permutations/extractions are performed (Section 4.6). Finally, the resulting vector operation graph is ready to be translated into a vector instruction list by our backend (Section 4.8).

To illustrate these different mechanisms, we will consider the vectorization of two kernels given in Code 2 under the names *KA* and *KB*.



Fig. 1. Overview of the transformation flow in Autovesk. Starting from a C++ code, the tool uses successively a graph of scalar instructions, a graph of groups, and a graph of vectorial instructions.



Fig. 2. Two example functions to be vectorized which we denote by *KA* and *KB*. A static version of these functions is obtained by fixing the *size* variable. In this case, the loops can be fully unrolled and vanish.

#### 4.2 Scalar graph generation

In our current engine, we generate a direct acyclic graph of scalar instructions using a custom C++ tool based on templates and operator overloading that builds the graph while executing a compiled program. We have four types of scalar nodes that compose our graph:

- set: is the assignment of a variable with a given value, for example Line 7 in Code 2.
- load: is the access to memory using an address to read a value, for example Lines 3 and 9 in Code 2 (right hand side).
- operation: is the use of one or several elements as input and the creation of an output. The arithmetic operations belong to this category.
- store: is the access to memory using an address to write a value, for example Lines 3 and 11 in Code 2 (left hand side).

What we get is a graph and not a tree since for a given node, the sub-graphs of its successors are not necessarily disjoint. For instance, if we have the instructions a = x, b = a \* a, c = a + a and d = b + c, the nodes that represent b and c will have the same predecessors and successors. In our representation, the scalar graph describes operations that are applied from loads/sets to stores without having the notion of variables. Thus, some instructions are invisible, such as copying a variable to a local variable, because they do not affect memory. The graph for *KA* and *KB* are given in Figure 3.

At this stage, we can already remove the duplicate nodes. Two nodes are considered equivalent if they perform the same operation and have the same input. If the operation is commutative, we consider that the input order is irrelevant. Therefore, we iterate on the graph from loads/sets to stores and remove the duplicate node wherever possible.

#### Hayfa Tayeb, Ludovic Paillat, and Bérenger Bramas



(b) Scalar graph for KB

Fig. 3. Graphs of scalar instructions for KA and KB for kernel size equals 6. The arrays given in parameters are numbered from 0 to 2 in order.

#### 4.3 Commutative operations and reductions

In vectorization, the reduction pattern consists in changing the order of commutative operations to maintain multiple intermediate results that then reduced into one, opening the possibility to vectorize more efficiently. In our case, we enable the reduction by transforming the scalar instruction graph and annotate the corresponding nodes to group them together (Section 4.4). The transformation consists in finding a path in the graph of similar consecutive commutative operations and split this path such that we obtain independent  $VEC\_SIZE$  sub-paths. Therefore, we iterate over all the nodes of the graph and when we find a commutative operation, we evaluate if it is the starting point of a reduction path. Then, we check if the length of the path is enough to hope benefiting from the reduction, i.e. if there are more than  $VEC\_SIZE$  nodes. If it is the case, we split this path by chunk of  $VEC\_SIZE$  and connect them with reduction nodes. We provide the graph for *KB* after the reduction transformation in Figure 4 (there is no opportunity for reduction in *KA*).

#### 4.4 Instruction grouping

In this step, we generate a meta-graph where the nodes contain lists of scalar operations that could potentially be vectorized together. To perform this transformation, we group nodes of the same type. Thus, we group the loads related to the same array, and we proceed in the same way with the stores. Then, we put together the same operations that



Fig. 4. Graph of scalar instructions for KB for kernel size equals 6 and  $VEC\_SIZE = 4$ . We can observe that the operations just before the store node were replaced by reduction nodes which materialize the reduction instruction that will be generated later. We can also see that the sources of these nodes are 4 reductions chains (as much as  $VEC\_SIZE$ ) that happens to be isomorphic so they can be vectorized.

are at the same distance from the leaves of the graph (i.e., loads and stores). By proceeding this way, we ensure that there are no dependencies between the nodes of a group because we are managing it by construction. At this stage, groups can contain more scalar nodes than the size of the SIMD vector can handle (*VEC\_SIZE*), and the internal order of scalar operations in the list is unspecified. We provide the group for *KA* and *KB* in Figure 5.

#### 4.5 Group divisions

Once we have the meta-graph, we need to decide how to split the groups that contain more than *VEC\_SIZE* instructions. We do this in two steps, first on loads/stores, then on operations.

*Loads/stores divisions.* The division of the groups of load operations follows three rules: 1) the values should be loaded in order, 2) the number of memory access should be minimal, and 3) at most one vector should not be full. Consider the number of scalar loads of a given array is  $L = k \times VEC\_SIZE + r$ , with  $0 \ge r > VEC\_SIZE$ . When *L* is a multiple of  $VEC\_SIZE$  (r = 0), there is no choice: loads are in order and all the vectors will be full. However, when we have  $r \ne 0$ , we have to decide which of the vectors will not be full. This decision has an impact on the other vectorization stages because the initial state of the vectors may require more or fewer transformations in the rest of the graph, which has an impact on the quality of the final vector implementation.

Therefore, we tackle this problem by generating all the possible combinations satisfying the three above rules and picking the combination that leads to the vectorial graph with fewer nodes. If we consider that the number of vectors needed to load *L* values is *V* (with V = k + 1 when  $r \neq 0$ , or V = k otherwise), we have *V* possibilities. This is because only one vector selected among the *V* vectors should be incomplete. If there are *A* arrays accessed in the kernel, either by load or store operations, the total number of possibilities is given by  $C = \prod_{i=1}^{i=A} V_i$ , with  $V_i$  the number of vectors for



Fig. 5. Graphs of groups for KA and KB for a kernel size equal to 6. An edge between two nodes indicates that at least one instruction from each of the two groups are connected.

array *i*. Concretely, if we have two arrays as input and one array as output, and load ten vectors from each, C will be equal to one thousand. The different combinations for K are shown in Figure 6.



Fig. 6. All the combinations of loads/stores for the two kernels *KA* and *KB* considering size equals 6 and *VEC\_SIZE* = 4. There are 4 possibilities for *KA* ( $2 \times 1 \times 2$ ) and *KB* too ( $2 \times 2 \times 1$ ).

*Operation divisions.* After splitting the load/store groups, we split the operation groups. We iterate over the operation groups from loads to stores. By going through the operation groups this way, we can be sure that the inputs to the

operations are already divided (or if the inputs are loads, they are also already fixed). For each group g we compute a score-matrix d of dimension  $|g| \times |g|$  that aims to express which of the elements of g should be in the same vectorial operation, i.e. d(i, j) describes the expected interest of putting the scalar operations i and j in the same vectorial operation. The calculation of this score is defined in Algorithm 1. The score d(i, j) increases with the number of common predecessors/successors between i and j. If they are two separate nodes, we increment the score by the number of sources in common. For each destination group: if it is a *store* group, we increment the score by 1; if it is an *operation*, we increment by 1 in the case of a group of size less than or equal to  $VEC\_SIZE$ , or we increment by the inverse of the size of the destination in the case of a group of size greater than  $VEC\_SIZE$ , so the larger the size of the destination, the less value we bring to this group. We show an example of a score-matrix in Figure 7.

**Algorithm 1:** Compute the matrix entry d(A, B) for elements A and B of the same group.

```
1 score \leftarrow 0;
<sup>2</sup> if A \neq B then
      // Increment score by 1 or 2 for same sources
      score += (in_same_vector(A.src1,B.src1) + in_same_vector(A.src2,B.src2));
3
4 else
      // For the diagonal, add number of sources, i.e. 1 or 2
     score += (A.src1 != null) + (A.src2 != null);
5
  // Increment score if they are used at the same place (destination)
6 for d in Intersection(A.dest,B.dest) do
      if d is a Store Group then
7
          score += 1;
8
9
      else
          // d is an Operation Group
          if d.size ≤ VEC_SIZE then
10
             score += 1;
11
          else
12
             score += (1 / d.size);
13
```



Fig. 7. Example of score matrix d for KA to split the scalar instruction group. The groups of loads and stores are already divided, and the Algorithm 1 is used to compute the matrix. The given matrix is find out for this specific configuration of loads/stores and could be different otherwise.

In order to split the group of operations, we propose two main strategies based on dividing the matrix d:

- a clustering strategy where we create initial sub-groups and then aggregate the elements using the best score remaining so far;
- (2) a partitioning strategy where we split the matrix at the point with the lowest score.

We know we will need  $V = \lceil |g|/VEC\_SIZE \rceil$  vectors. The partitioning strategy is provided in Algorithm 5 in Appendix A. We start with a partition that contains all the elements. We find in this partition the two elements with the lowest score in the matrix (line 14) and initiate two new partitions (line 15). Then we aggregate the remaining elements on these two partitions while ensuring that no partition exceeds a given size. This is done either by finding the highest accumulated score among the remaining elements to move them one by one (line 24) or by placing each element in the partition where it has the heaviest weight overall, i.e. the maximum accumulated sum of the scores of an element relative to all the others.

The clustering strategy is provided in Algorithm 6 in Appendix B. We start by finding the two elements *i* and *j* with the lowest scores in the matrix, i.e. those with the least number of predecessors and successors in common, and use them to initiate two sub-groups (line 2). Then, we find V - 2 other elements, one by one, by selecting the elements having the lowest scores compared with the already fixed elements (line 6). We end up with *V* sub-groups that each contain one element. We finish by processing the remaining elements. We compute, for each of them, the sum of the scores of the nodes of all subgroups respectively and choose the sub-group having the best score (line 16).

#### 4.6 Fixing the order of vector's elements

At this stage, we have sub-groups that contain at most VEC\_SIZE scalar instructions. The order of these instructions is fixed for the loads and stores but not for the operations. That is the aim of this layer. We have to find the correct positions to make the operations coincide with their predecessors and successors; thus, we will ensure the consistency of the kernel. Fixing the order will imply using permutations, merges and extractions; therefore, the objective is to find each group order to minimize the need for additional instructions. We note that using an *Extract* instruction is costly in terms of execution time for the vectorized code. We also note that if we have to extract a single element through a vectorial instruction, this is equivalent in terms of execution time to extracting several elements less than or equal to the size of the vector instruction.

In a sub-group, for *VEC\_SIZE* scalar operations, we have *VEC\_SIZE*! possibilities to order them, leading to the impossibility to compare all of them greedily. That said, in our case, an additional layer of constraints is added, which reduces the number of such possibilities. We have the connections between a sub-group of operations and its predecessors and successors, the order of the predecessors is already fixed (the order of a successor is fixed if it is a store). Therefore, taking into account the order of a successor, for example, leads to being forced to use extract/permute instructions to retrieve the data required for the operation from other groups and ensure kernel consistency. To illustrate the impact of a good order of operations, we present the examples in Figure 8.

It is enough that the positions of the operations in the group of instructions are changed that we find ourselves forced to add instructions *Extract* to have the vectorial instructions coincide. A good order prevents this. To address this issue, we propose Algorithm 2 which attempts to minimize the number of *Extract* instructions needed for the consistency of a given graph. If for a given operation node, we have the indices of its two successors equal then we can say that we have the right order and we set the position of this index. On the other hand, if the indices are different, we no longer have a choice, we set the position of one and admit that the other needs an *Extract*.

Autovesk: Automatic vectorization of static kernels



Fig. 8. Three examples with different order of the elements of the output vector. An *Extract* operation is used to select some elements and/or permuting elements. A merge operation is used to select elements from two vectors and store them into a single one.

| Algorithm 2: Set the order of operations by minimizing the Extracts                   |
|---------------------------------------------------------------------------------------|
| $1 allNodes \leftarrow mapNodesWithIdNode();$                                         |
| // Add nodes that have connections between each other                                 |
| 2 for node in allNodes do                                                             |
| 3 <b>for</b> op <b>in</b> allOperations <b>do</b>                                     |
| $4 \qquad \  \  \  \  \  \  \  \  \  \  \  \  \$                                      |
| <pre>// Connect nodes if they are linked by operations (including self connect)</pre> |
| 5 for op in allOperations do                                                          |
| 6 for idx1 in op.depIds do                                                            |
| 7 <b>for</b> <i>idx2 in op.depIds</i> <b>do</b>                                       |
| // Not the same index, so fixing one implies extract to the other                     |
| 8 If $idx l \neq idx 2$ then                                                          |
| 9 ConnectDependantNodes();                                                            |
| // Sort the nodes by number of constraints                                            |
| 10 sort(allNodes);                                                                    |
| 11 unusedPositions $\leftarrow$ init();                                               |
| 12 unusedOperations $\leftarrow$ init();                                              |
| // Fix order of operations that they don't need an Extract                            |
| 13 for node in allNodes do                                                            |
| 14 <i>needExtractAnyway</i> ← findIfNeedExtractAnyway();                              |
| 15 <b>if</b> not needExtractAnyway <b>then</b>                                        |
| 16 fixPosition(unusedPositions, node.operation);                                      |
| 17 unusedPositions.erase(node.position);                                              |
| 18 unusedOperations.erase(node.operation);                                            |
| // Put operations that will need an Extract anyway in the vacant positions            |
| 19 while unusedPositions not empty do                                                 |
| 20 [fixPosition(unusedPositions, unusedOperations);                                   |

#### 4.7 Prospecting for the best configuration using a greedy strategy

In the previous sections, we have proposed different mechanisms to split the groups, fix the order of the elements and optimized. Some of these features are exclusive and cannot be used jointly, for example, we can use either the clustering or partitioning algorithm to split the groups. Similarly, only one of the split configurations of the loads/stores can be used. And it is difficult to predict which one will give the best result. Some kernels could benefit from the transformation that allow applying reduction but not all. Consequently, we propose to test all the strategies and pick the one that will provide the graph with fewer instructions. We provide the final vectorial graph we obtain for *KA* and *KB* in Figure 9.

Of course, to transform a sophisticated kernel, it could be impossible to test all possibilities, and in such a case the user would need to manually configure the transformation. We currently consider all operations equivalent, but an immediate extension of our method would be to assign a cost to each instruction and take the cheapest graph. The greedy selection algorithm would then be very helpful to find what would appear as the best solution.



Fig. 9. Graphs of vectorial instructions for KA and KB for kernel size equals 6 and VEC\_SIZE = 4.

#### 4.8 Backend

Our backend takes as input the graph of vectorial instructions and generates a C++ program by converting each instruction into an intrinsic function call. The conversion is straightforward and no low-level optimization is performed at this stage. However, because we fully unroll and inline the kernels we can potentially obtain a significant code

portion which can put pressure on the registers, leading to a register spilling. Therefore, to help the compiler that will compile the generated C++ we propose a reordering algorithm which aims at reducing the save/restore of intermediate variables.

With this aim, our algorithm works in two stages. In the first one, we find disjoint parts in the instruction list, i.e. parts of the graph that are not connected. Each of these parts is then treated separately in the second step. Our second step consists in iterating over the graph as if it was a graph of tasks. We maintain a list of ready tasks (the instructions that can be computed), select among them the task that will be computed next and then release the dependencies, with the possibility to move new tasks to the list of ready tasks. This approach offers several advantages. It has low complexity and does not require managing the correctness of moving instructions before/after the instructions they depend on (it prevents to generate cycles). In addition, all the core part is then in the selection of the next task among the ones in the ready list.

Our strategy consists in sorting the list based on a register benefit and depth to the leaves of the graph. The benefit is based on the number of registers that will be released if the instruction is computed. If we consider that there are no unused variables, a load or an operation has a cost of 1 because the result of the instruction will have to be stored somewhere. Then for each instruction, we iterate on its predecessors (input) and see what will be the gain of computing it. For this purpose, we do the sum of the average of the successors of the predecessors. We provide an example in Figure 10. We use the longest distance to the leaves to sort the instructions only when the benefit is equal between several tasks. Consequently, our algorithm has a local view of the graph, and focus on a minimum local.



Fig. 10. Example of costs to schedule the instructions.

#### 5 PERFORMANCE STUDY

#### 5.1 Configurations

We evaluate our tool on two platforms:

• INTEL-AVX512: is a Intel Xeon Skylake Gold 6240 with 2x 18 cores at 2.6GHz and 512-bit AVX, i.e. a vector can contain eight double floating-point values. The node has 192 GB memory and each core has 64KB private L1 cache,

1MB private L2 cache and 1.375MB private L3 cache. The OS is CentOS Linux release 7.6.1810 (Core). We use the GNU compiler 10.2.0.

ARM-SVE: is an ARMv8.2 A64FX - Fujitsu with 48 cores at 1.8 GHz and 512-bit SVE, i.e. a vector can contain eight double floating-point values. The node has 32 GB HBM2 memory arranged in four core memory groups (CMGs) with 12 cores and 8GB each, 64KB private L1 cache, 8MB shared L2 cache per CMG. The OS is Red Hat 8.3.1-5. We use the GNU compiler 8.3.1 (20191121).

We compile both the scalar (original programs) and the vectorized ones (output of Autovesk) with the optimization flag -O3 -ffast-math. The executions are pinned to a single core using taskset.

#### 5.2 Test cases

We evaluate 10 kernels, all with two inputs and one output. When denoted N it means the corresponding output/input is an array, and when denoted 1 it is a scalar. The kernels are:

| $\cdot$ (N,N) $\rightarrow$             | N:                   | $dest[i] = op(src0[i], src1[i]), \forall i \in [O, N[$                                  |
|-----------------------------------------|----------------------|-----------------------------------------------------------------------------------------|
| $\cdot$ (N,N) $\rightarrow$             | 1:                   | $dest + = op(src0[i], src1[i]), \forall i \in [O, N[$ . This kernel includes KB.        |
| $\cdot \text{ (N,1)} \rightarrow$       | N:                   | $dest[i] = op(src0[i], src1), \forall i \in [O, N[$                                     |
| $\cdot \text{ (N,1)} \rightarrow$       | 1:                   | $dest + = op(src0[i], src1), \forall i \in [O, N[$                                      |
| $\cdot$ (r(N),N)                        | $\rightarrow$ N:     | $dest[i] = op(src0[r(i)], src1[i]), \forall i \in [O, N[$                               |
| $\cdot$ (N,N) $\rightarrow$             | r(N):                | $dest[r(i)] + = op(src0[i], src1[i]), \forall i \in [O, N[$                             |
| $\cdot$ (r(N),N)                        | $\rightarrow$ 1:     | $dest + = op(src0[r(i)], src1[i]), \forall i \in [O, N[$                                |
| · (r(N),1) -                            | $\rightarrow$ N:     | $dest[i] = op(src0[r(i)], src1), \forall i \in [O, N[$                                  |
| · (r(N),1) -                            | $\rightarrow$ 1:     | $dest + = op(src0[r(i)], src1), \forall i \in [O, N[$                                   |
| $\cdot$ (s(N),s(N                       | $N) \rightarrow N$ : | $dest[i] = op(src0[s(i)], src1[s(i)]), \forall i \in [O, N[$ . This kernel includes KA. |
| The shift function $s(x)$ is defined as |                      |                                                                                         |

$$s(x) = (x+2) \pmod{N}.$$
 (2)

The random access function r(x) is defined as

$$r(x) = (x \ XOR \ 0x5555555) \pmod{N}. \tag{3}$$

Algorithm 4: Schedule a list of instructions *l*.

1 instructions  $\leftarrow \emptyset$ ;

<sup>2</sup> ready\_list  $\leftarrow$  roots(*l*);

```
3 invdepth \leftarrow distance_from_leaves(l);
```

```
4 while ready_list is not empty do
```

```
5 costs \leftarrow compute_costs(ready_list);
```

- // Sort the instructions using their costs first and their invdepth if tie
- 6 ready\_list  $\leftarrow$  sort(ready\_list, costs, invdepth);
- 7  $next_i \leftarrow ready_list.front;$
- 8 instructions.insert(next\_i);
- 9 ready\_list.pop\_front();
- 10 ready\_list  $\leftarrow$  manage\_dependencies(next\_i);
- 11 return instructions;

We evaluate each kernel from size equal 4 to 128, and an increasing step equal to 4. An evaluation consists in executing a kernel on 21 distinct arrays 10000 times. Consequently, in a run, we use at most  $21 \times 3$  arrays of 128 double floating point values, which takes 63KB, such that the data fit in the L1 cache for both hardware configurations. In addition, the data are initialized before calling the kernels, such that they are already in the cache before the first execution.

#### 5.3 Results

We provide the execution times in Figure 11, and the number and type of operations in Figure 12.

From the execution times, we observe that our approach provide a significant speedup for all kernels on both configurations, at the exception of kernels  $(N, 1) \rightarrow N$  and  $(N, N) \rightarrow N$ . For these kernels, the compiler is able to vectorize, such that our approach obtain very similar execution times. The kernels  $(N, 1) \rightarrow 1$  and  $(N, N) \rightarrow 1$  can also be vectorized easily, but it requires a reduction. We can see, Figures 11a and 11c, that our approach is faster for all sizes on ARM-SVE and after a fairly large size on INTEL-AVX512. When using a random access (r(N)) or a shift (s(N)) our method can provide a significant speedup of 12. The execution times then can vary and we can understand this behavior by looking at the Figure 12. For instance, for the kernel  $(r(N), 1) \rightarrow 1$ , execution time Figure 11f and operations Figure 12f, we can see that the data transformation operations vary significantly depending on the size. This is because we do not always use a multiple of 8 (the length of the SIMD vector), which leads to different best instruction graphs. This effect is clearly visible on Figures 12a, 12g and 12c but with less impact on the performance. As expected for the kernel  $(N, N) \rightarrow N$ , Figure 12d, there are no data transformation operations. Among the strategies to fix the order of vector's elements, 76% of the best configurations were obtained by leaving the elements in their original order, which is not surprising due to the types of kernels we test. Then, 16% were obtained with the partitioning strategy and 8% with the clustering strategy.

#### 6 STACK/REGISTER EXCHANGE MINIMIZATION

#### 6.1 Test cases

To evaluate the benefit of reordering the instructions before generating the source code and calling the compiler, we create random instructions. Our test case generator is referred under Pred*X*, where *X* means that a variable is computed using from 1 to *X* variables (i.e. in the dependency graph, a variable can have up to *X* predecessors). To do this, we start from a variable and link it to previous variables by jump from 1 to 10 (so the first 9 variables could have zero predecessors). A variable with zero predecessors is considered as a load, and a variable with zero successors is considered as a store. We then generated an AVX512 code where each variable is an AVX512 vector, and simply add the input.

#### 6.2 Results

We provide the results in Figure 13 for two test case configurations and different sizes. We can observe that reordering the instructions with our strategy always provide a benefit. More precisely, for Pred4, the compiler is able to avoid using the stack for all problem sizes, but will do 68 registers spinning with the original order. For Pred10, the gain is around 15%.



Fig. 11. Execution times for the different kernels and different problem sizes for the INTEL-AVX512 and ARM-SVE configurations. The speedup of the vectorized kernels against the scalar ones are shown for some points.



Fig. 12. Number and types of graph nodes for the different kernels and different problem sizes. The data transformation operations only exist for the vectorized kernels because they apply to vectors. The number of resulting binary instructions can differ but will be highly correlated to the numbers shown.



Fig. 13. Number of accesses to the stack (push, pop or direct accesses) for different test case sizes. PredX refers to a test case where a new variable is constructed using up to X other variables as input.

#### 7 CONCLUSION

We described Autovesk, a tool for automatic vectorization of complex computational kernels. We presented our strategy that relies on heuristic-based algorithms to avoid paying the price of finding an optimal solution. Our method generates several solutions and returns the one with the lowest number of operations. We demonstrate that Autovesk can provide a significant speedup on a variety of kernels. It remains competitive even in cases where general compilers are able to vectorize. In addition, Autovesk includes a procedure to reorder the instructions to reduce the register spilling.

Our next improvement will be to use Autovesk in cases where non-static loops can be expressed as a repetition of static ones. We will also investigate to put our tool as a pass inside an existing compiler.

#### ACKNOWLEDGMENTS

This work used the Isambard 2 UK National Tier-2 HPC Service (http://gw4.ac.uk/isambard/) operated by GW4 and the UK Met Office, which is an EPSRC project (EP/T022078/1). We also used the PlaFRIM experimental testbed, supported by Inria, CNRS (LABRI and IMB), Université de Bordeaux, Bordeaux INP and Conseil Régional d'Aquitaine (https://www.plafrim.fr).

#### REFERENCES

- Cédric Bastoul, Albert Cohen, Sylvain Girbal, Saurabh Sharma, and Olivier Temam. 2004. Putting Polyhedral Loop Transformations to Work. In Languages and Compilers for Parallel Computing, Lawrence Rauchwerger (Ed.). Springer Berlin Heidelberg, Berlin, Heidelberg, 209–225.
- [2] Berenger Bramas. 2017. Inastemp: A novel intrinsics-as-template library for portable simd-vectorization. Scientific Programming 2017 (2017), 1–18.
- [3] Bérenger Bramas and Pavel Kus. 2018. Computing the sparse matrix vector product using block-based kernels without zero padding on processors with AVX-512 instructions. PeerJ Computer Science 4 (April 2018), e151. https://doi.org/10.7717/peerj-cs.151
- [4] Joël Falcou and Jocelyn Serot. 2004. Application of template-based metaprogramming compilation techniques to the efficient implementation of image processing algorithms on SIMD-capable processors. In Advanced Concepts for Intelligent Vision Systems.
- [5] Michael J. Flynn. 1972. Some Computer Organizations and Their Effectiveness. IEEE Trans. Comput. C-21, 9 (1972), 948–960. https://doi.org/10. 1109/TC.1972.5009071
- [6] Matthias Gross. 2016. Neat SIMD: Elegant vectorization in C++ by using specialized templates. In 2016 International Conference on High Performance Computing & Simulation (HPCS). 848–857. https://doi.org/10.1109/HPCSim.2016.7568423
- [7] Nabil Hallou, Erven Rohou, and Philippe Clauss. 2017. Runtime Vectorization Transformations of Binary Code. International Journal of Parallel Programming 8, 6 (June 2017), 1536 – 1565. https://doi.org/10.1007/s10766-016-0480-z
- [8] Samuel Larsen and Saman Amarasinghe. 2000. Exploiting Superword Level Parallelism with Multimedia Instruction Sets. In Proceedings of the ACM SIGPLAN 2000 Conference on Programming Language Design and Implementation (Vancouver, British Columbia, Canada) (PLDI '00). Association for Computing Machinery, New York, NY, USA, 145–156. https://doi.org/10.1145/349299.349320
- [9] Roland Leißa, Immanuel Haffner, and Sebastian Hack. 2014. Sierra: A SIMD Extension for C++. In Proceedings of the 2014 Workshop on Programming Models for SIMD/Vector Processing (Orlando, Florida, USA) (WPMVP '14). Association for Computing Machinery, New York, NY, USA, 17–24. https://doi.org/10.1145/2568058.2568062

#### Autovesk: Automatic vectorization of static kernels

- [10] Ralf Möller. 2016. Design of a low-level C++ template SIMD library. Computer Engineering Group, Bielefeld University: Bielefeld, Germany (2016).
- [11] Dorit Nuzman, Ira Rosen, and Ayal Zaks. 2006. Auto-Vectorization of Interleaved Data for SIMD. SIGPLAN Not. 41, 6 (jun 2006), 132–143. https://doi.org/10.1145/1133255.1133997
- [12] Sebastian Pop, Albert Cohen, Cédric Bastoul, Sylvain Girbal, Georges-André Silber, and Nicolas Vasilache. 2006. GRAPHITE: Polyhedral analyses and optimizations for GCC. Proceedings of the GCC Developers' Summit 2006.
- [13] Vasileios Porpodas, Rodrigo C. O. Rocha, and Luís F. W. Góes. 2018. Look-Ahead SLP: Auto-Vectorization in the Presence of Commutative Operations. In Proceedings of the 2018 International Symposium on Code Generation and Optimization (Vienna, Austria) (CGO 2018). Association for Computing Machinery, New York, NY, USA, 163–174. https://doi.org/10.1145/3168807
- [14] Rodrigo C. O. Rocha, Vasileios Porpodas, Pavlos Petoumenos, Luís F. W. Góes, Zheng Wang, Murray Cole, and Hugh Leather. 2020. Vectorization-Aware Loop Unrolling with Seed Forwarding. In Proceedings of the 29th International Conference on Compiler Construction (San Diego, CA, USA) (CC 2020). Association for Computing Machinery, New York, NY, USA, 1–13. https://doi.org/10.1145/3377555.3377890
- [15] Ira Rosen, D. Nuzman, and A. Zaks. 2007. Loop-aware SLP in GCC. GCC Developers' Summit (01 2007), 131–142.
- [16] P Souza, L Borges, C Andreolli, and P Thierry. 2015. OpenVec portable SIMD intrinsics. In Second EAGE Workshop on High Performance Computing for Upstream, Vol. 2015. European Association of Geoscientists & Engineers, 1–5.
- [17] Aravind Sukumaran-Rajam and Philippe Clauss. 2015. The Polyhedral Model of Nonlinear Loops. ACM Trans. Archit. Code Optim. 12, 4, Article 48 (dec 2015), 27 pages. https://doi.org/10.1145/2838734
- [18] Konrad Trifunovic, Dorit Nuzman, Albert Cohen, Ayal Zaks, and Ira Rosen. 2009. Polyhedral-Model Guided Loop-Nest Auto-Vectorization. In 2009 18th International Conference on Parallel Architectures and Compilation Techniques. 327–337. https://doi.org/10.1109/PACT.2009.18
- [19] Haichuan Wang, Peng Wu, Ilie Gabriel Tanase, Mauricio J. Serrano, and José E. Moreira. 2014. Simple, Portable and Fast SIMD Intrinsic Programming: Generic Simd Library. In Proceedings of the 2014 Workshop on Programming Models for SIMD/Vector Processing (Orlando, Florida, USA) (WPMVP '14). Association for Computing Machinery, New York, NY, USA, 9–16. https://doi.org/10.1145/2568058.2568059

#### A PARTITIONING STRATEGY

Algorithm 5: Converting a group into a set of V sub-groups, where each group has at most VEC\_SIZE elements.

```
// Given a list of elements \boldsymbol{e} and a matrix score \boldsymbol{d}
  // We start with one partition containing all the elements
1 wip_partitions.push(new_partition(e));
<sup>2</sup> final_partitions \leftarrow \emptyset;
3 while |final_partitions| \neq V do
       || p \leftarrow wip_partitions.pop();
4
       if |p| \leq VEC\_SIZE then
5
           final_partitions.insert(p);
6
           continue;
7
       // We compute the desired partition sizes
       vecs_in_p \leftarrow (|p| + VEC\_SIZE - 1)/VEC\_SIZE;
8
       margin \leftarrow vecs_in_p \times VEC\_SIZE - |p|;
9
       size_max_p1 \leftarrow (|p|/2) \times VEC\_SIZE;
10
       size_max_p2 \leftarrow (|p|/2) \times VEC\_SIZE;
11
       size_min_p1 \leftarrow size_max_p1 - margin ;
12
       size_min_p2 \leftarrow size_max_p2 - margin ;
13
       // Find the elements in p with the lowest score
       ||(i, j) \leftarrow \text{find}_{\min}_{\text{score}(p, d)};
14
       \parallel sub\_p1 \leftarrow i;
15
       sub_p2 \leftarrow j;
16
       p.remove(i, j);
17
       while |p| \neq 0 do
18
           if |sub_p1| == size_max_p1 then
19
               sub_p2.insert(p.pop());
20
           else if |sub_p2| == size_max_p2 then
21
               sub_p1.insert(p.pop());
22
23
           else
                \ensuremath{\prime\prime}\xspace // Find the element n that has the highest accumulated score either with sub_pl or
                   sub_p2
               || [n, score1, score2] \leftarrow find_highest_score(p, sub_p1, sub_p2);
24
               p.remove(n);
25
               if score1 \geq score2 OR (score1 == score2 AND size_max_p1 - |p1| \geq size_max_p2 - |p2|) then
26
                   sub_p1.insert(n);
27
                else
28
                    sub_p2.insert(p.pop());
29
       wip_partition.insert(sub_p1, sub_p2);
30
```

#### **B** CLUSTERING STRATEGY

```
Algorithm 6: Converting a group into a set of V sub-groups, where each group has at most VEC_SIZE elements.
   // Given a list of elements \boldsymbol{e} and a matrix score \boldsymbol{d}
   // We initiate the sub-groups
1 subgroups [V] \leftarrow \emptyset;
_{2} \parallel (i,j) \leftarrow find\_min(d);
s e \leftarrow remove(e, i, j);
4 subgroup[0].add(i);
5 subgroup[1].add(j);
6 || for v from 2 to V do
       worst_idx \leftarrow 0;
7
       worst_score \leftarrow + \inf;
8
       for idx in e do
9
           score \leftarrow \sum_{i=0}^{v} d(subgroup[i][0], idx);
10
            if score < worst_score then
11
                score = worst_score;
12
                worst_idx = idx;
13
       e \leftarrow remove(e, worst_idx);
14
       subgroup[v].add(worst_idx);
15
16 || while e is not empty do
       best\_idx \leftarrow 0;
17
       best_subgroup \leftarrow 0;
18
       best_score \leftarrow -\inf;
19
       for v from 0 to V do
20
            for idx in e do
21
                score \leftarrow \sum_{i=0}^{v} d(subgroup[i][:], idx);
22
                if score > best score then
23
                     score = best_score;
24
                     best_idx = idx;
25
                     best_subgroup = v;
26
       e \leftarrow remove(e, best_idx);
27
       subgroup[best_subgroup].add(best_idx);
28
```