

# **abstractPIM: A Technology Backward-Compatible Compilation Flow for Processing-In-Memory**

Adi Eliahu, Rotem Ben-Hur, Ronny Ronen, Shahar Kvatinsky

# **To cite this version:**

Adi Eliahu, Rotem Ben-Hur, Ronny Ronen, Shahar Kvatinsky. abstractPIM: A Technology Backward-Compatible Compilation Flow for Processing-In-Memory. 28th IFIP/IEEE International Conference on Very Large Scale Integration - System on a Chip (VLSI-SoC), Oct 2020, Salt Lake City, UT, United States. pp.343-361, 10.1007/978-3-030-81641-4 16. hal-03759726

# **HAL Id: hal-03759726 <https://inria.hal.science/hal-03759726>**

Submitted on 24 Aug 2022

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



[Distributed under a Creative Commons Attribution 4.0 International License](http://creativecommons.org/licenses/by/4.0/)



This document is the original author manuscript of a paper submitted to an IFIP conference proceedings or other IFIP publication by Springer Nature. As such, there may be some differences in the official published version of the paper. Such differences, if any, are usually due to reformatting during preparation for publication or minor corrections made by the author(s) during final proofreading of the publication manuscript.

# abstractPIM: A Technology Backward-Compatible Compilation Flow for Processing-In-Memory

Adi Eliahu, Rotem Ben-Hur, Ronny Ronen, and Shahar Kvatinsky

Technion - Israel Institute of Technology Haifa, Israel 3200003, {adieliahu, rotembenhur}@campus.technion.ac.il, ronny.ronen@technion.ac.il, shahar@ee.technion.ac.il,

Abstract. The von Neumann architecture, in which the memory and the computation units are separated, demands massive data traffic between the memory and the CPU. To reduce data movement, new technologies and computer architectures have been explored. The use of memristors, which are devices with both memory and computation capabilities, has been considered for different processing-in-memory (PIM) solutions, including using memristive stateful logic for a programmable digital PIM system. Nevertheless, all previous work has focused on a specific stateful logic family, and on optimizing the execution for a certain target machine. These solutions require new compiler and compilation when changing the target machine, and provide no backward compatibility with other target machines. In this chapter, we present abstractPIM, a new compilation concept and flow which enables executing any function within the memory, using different stateful logic families and different instruction set architectures (ISAs). By separating the code generation into two independent components, intermediate representation of the code using target independent ISA and then microcode generation for a specific target machine, we provide a flexible flow with backward compatibility and lay foundations for a PIM compiler. Using abstractPIM, we explore various logic technologies and ISAs and how they impact each other, and discuss the challenges associated with it, such as the increase in execution time.

Keywords: Memristor, processing-in-memory, RRAM, stateful logic, ISA

# 1 Introduction

In recent years, the trend of data-intensive applications has become popular. Data-intensive applications process large volumes of data and also exhibit computeintensive properties, and therefore, they require massive data transfer between the memory and the central processing unit (CPU). Since there is a large performance gap between the CPU and the memory [1], this massive data transfer has become a bottleneck in execution of data-intensive applications. This

bottleneck is often called the memory wall. As a result of the memory wall challenge, processing-in-memory (PIM) has become attractive [2, 3]. Due to the recent advances in memory technologies, e.g., resistive random access memory (RRAM) [4] and PCM [5], PIM has gained interest and has become an integral part of many computer architectures. The memristor, which functions as both a memory element and a computation unit, can help reducing data transfer between the CPU and the memory and thus addresses the memory wall problem. By applying voltage across the device, the memristor performs switching between two resistance values, high resistance value  $(R_{OFF})$  and low resistance value  $(R_{ON})$ , therefore it can function as a binary memory element. To increase the memristor density, it can be programmed to have intermediate resistance between  $R_{OFF}$  and  $R_{ON}$ , thus achieving multi-level cell (MLC) storage capability.

In addition to their storage capabilities, memristors can also be used for computation. There are two approaches to use memristors as computation units. The first approach is using the memristor in application-specific architectures. Memristors can be used for the purpose of a specific computation. For example, in [6], an efficient vector-matrix multiplication using memristor analog computation is demonstrated. In this manner, the dual-function memristor can perform efficient computing and reduce data transfer requirements between the CPU and the memory. Numerous accelerators integrating analog memristor-based computations have recently been developed, mostly for artificial intelligence applications [7].

The second approach of using memristor as a computation unit, on which we focus in this chapter, is called 'stateful logic'. Using stateful logic, memristive logic gates are constructed within the memory array for general-purpose computation. Stateful logic enables programmable general-purpose architectures since every memristive cell can be used as a storage element, as well as an input, output or a register. Several memristor logic gate families have been designed, including MAGIC [8], IMPLY [9], and resistive majority [10].

Some stateful logic families can be easily integrated within a memristive crossbar array with minor modifications. Designing a functionally complete logic gate set using such a family,  $e.g.,$  a MAGIC NOR gate, enables in-memory execution of any function. Various logic gate families have been explored in the literature, each of them has different advantages. Previous efforts to execute a function within the memory concentrated on utilizing a specific PIM family and optimizing the latency, area, or throughput using this technology, e.g., SAID [11] and SIMPLE [12] for optimizing latency in MAGIC technology [8], SIMPLER [13] for optimizing throughput in MAGIC technology [8] and K-map based synthesis [14] for optimizing latency and area in IMPLY [9].

While these previous works have considerably improved the logic function execution in terms of latency, area, or throughput, they are strongly dependent on the PIM family and its basic operations, and therefore are limited to a specific target machine. However, each PIM technology has different advantages, and therefore, flexibility in the used PIM technology has many motivations. For example, the MAGIC family provides memristive crossbar compatibility and high parallelism by executing MAGIC logic gates on aligned elements in different rows of the memristive crossbar. A different PIM technology, called CRS [15], provides flexibility by executing 16 Boolean functions in a single operation.

In this chapter, we propose a new hierarchical compilation method for PIM, which provides flexibility and is not restricted to a certain PIM technology. Our flow separates the code generation into two components. The first component is intermediate code generation using target independent instruction set architecture (ISA). The second component is microcode generation for a specific target machine and PIM technology. The third component, runtime execution, executes the code. The first component, which is run by the programmer, is independent of the PIM technology. In this component, a compiled program that consists of target-independent instructions is generated. In the second component, which is target-dependent, these instructions are translated into an execution sequence of micro-operations supported by the target machine. The second component is performed by the PIM technology provider. In the third component, at runtime, the compiled code instructions are sent from the CPU to the memory controller, which contains the instruction execution sequences from the second component. The controller translates the instructions into micro-operations and sends them to the memory. This third component is similar to an instruction-level opcode being executed using micro-operations in the x86 processors [16].

Figure 1 demonstrates the first and third flow components of a half adder logic for different ISAs and target machines. The first two implementations, shown in Figure  $1(a)$  and  $1(b)$ , demonstrate the use of the same target machine while using different ISAs. The code is compiled for a machine that its PIM technology supports only MAGIC NOR logic gates. However, the first example targets a controller which supports only NOR ISA commands, whereas the second example supports all the 2-input and 1-output logic functions as its ISA. In the first component, a netlist and compiled program composed of the ISA commands, dubbed *instructions*, are generated. In Figure  $1(a)$ , the netlist is composed of five logic gates that implement the half adder logic, and in Figure 1(b) it is composed of two gates (AND and XOR). The number of gates in the netlist is a representative of both the code size (or number of commands sent from the CPU to the PIM machine), and the control load between the CPU and the memory controller. We will refer to it for the rest of the chapter as *code size*. The code size is also a means of estimation of the code abstraction achieved by our flow. In these examples, the code sizes are five and two, respectively. The second component is the microcode generation, where each command is translated to a sequence of MAGIC NOR operations and is embedded in the controller. In the third component, the code is executed. The commands are sent from the CPU to the controller, and then from the controller to the memory; hence, the code size is reduced with minimal changes to the in-memory implementation, namely, adding a few states to the memory controller to support other operations.

Figures 1(b), 1(c) and 1(d) demonstrate the use of the same ISA while using different target machines. These three examples use all 2-input logic functions



Fig. 1. Compilation example for a half adder using various ISAs and target machines. (a) A NOR ISA and MAGIC NOR target machine. (b) All 2-input and single-output ISA and MAGIC NOR target machine. (c) All 2-input and single-output ISA and MAGIC NAND target machine. (d) All 2-input and single-output ISA and 2-input and single-output MAGIC target machine.

as their ISA, but the first machine uses MAGIC NOR technology, the second uses MAGIC NAND technology and the third uses all MAGIC 2-input logic functions. This example demonstrates the ISA definition flexibility and command hierarchy enabled by our method, and the possible reduction in code size and reduction in the control load between the CPU and the memory controller. It also demonstrates the backward compatibility feature; in Figures  $1(c)-(d)$ , machines with technologies which enable lower execution time are used, and yet the generated intermediate code is backward compatible with other PIM technologies. The separation into two independent code generation components also enables the exploration of the impact of the ISA on the used target machine and vice versa.

This chapter makes the following contributions:

- 1. Development of technology-independent and ISA-flexible flow (first presented in [17]) for executing any logic function to a memristive crossbar array. Our technique, called abstractPIM, presents a hierarchical view and includes three components. It is a solid foundation for implementation of compilers for general-purpose memristive PIM architectures. This chapter also extends the work in [17] and discusses future work of the abstract PIM flow.
- 2. Examining the impact of the ISA and the target machine on each other using abstractPIM, in terms of flexibility, performance and code size.
- 3. A 56% reduction in the control load between the CPU and the memory controller as compared to state-of-the-art solutions [13], demonstrated for different benchmarks.



Fig. 2. MAGIC NOR gates. (a) MAGIC NOR gate schematic. (b) Two MAGIC NOR gates in a crossbar configuration, executed in parallel.

#### 2 Background and Related Work

#### 2.1 Stateful Logic

In stateful logic families [18], the logic gate inputs and outputs are represented by memristor resistance. We demonstrate the stateful logic operation using MAGIC [8] gates, which are used as a baseline in this chapter. Figure  $2(a)$ depicts a MAGIC NOR logic gate; the gate inputs and output are represented as memristor resistance. The two input memristors are connected to an operating voltage,  $V_q$ , and the output memristor is connected to the ground. The output memristor is initialized at  $R_{ON}$  and the input memristors are set with the input values. During the execution, the resistance of the output memristor changes according to the ratio between the input values and the initialized value at the output. For example, when one or two inputs of the gate are logical '1', according to the voltage divider rule, the voltage across the output memristor is higher than  $\frac{V_g}{2}$ . This causes the output memristor to switch from  $R_{ON}$  to  $R_{OFF}$ , matching the NOR function truth table. The MAGIC NOR gate can be integrated in a memristive crossbar array row, as shown in Figure  $2(b)$ . Integration within the crossbar array enables executing logic gates in different rows in the same clock cycle, thus providing massive parallelism.

#### 2.2 Logic Execution within a Memristive Crossbar Array

In CMOS logic, execution of an arbitrary logic function is performed by signals propagating from the inputs towards the outputs. However, in stateful logic, the execution is performed by a sequence of operations, each operation operates in a single clock cycle. In each clock cycle, one operation can be performed either on a single row, or on multiple rows concurrently. Overall, the execution takes several clock cycles. A valid logic execution is defined by mapping of every logic gate in the desired function to several cells in the crossbar array, and operating it in a specific clock cycle.

Many tools to generate the sequence of operations and map them into the memristive crossbar array cells have been discussed in the literature, e.g., SIM-PLE [12], SAID [11], the tool suggested by Yadav *et al.* [19] and the tool sug-



Fig. 3. SIMPLER CU and FO node values example. (a) An example netlist. (b) The SIMPLER DAG generated from the example netlist, including the CU and FO values.

gested by Thangkhiew et al. [20]. These tools map the logic to several rows in the memristive crossbar. Recently, a new method, called SIMPLER [13], which maps the logic to a single row, has been presented. This method tries to minimize the number of initialization cycles in the execution sequence to reduce the overall number of execution cycles. The input logic function of SIMPLER is synthesized using the ABC synthesis tool [21], which generates a netlist implementing the function with NOT and NOR gates only. Then, an in-house mapping tool builds a directed acyclic graph (DAG), in which every node represents a gate in the netlist. Each node is given two values: fanout  $(FO)$  and cell usage  $(CU)$ . The former indicates how many parents the node has  $(i.e., how many gates are directly$ connected to its output), and the latter estimates the cell usage of the sub-graph starting from the node  $(i.e.,$  the number of cells necessary for the execution of the sub-graph). An example of the CU and FO node values is demonstrated in Figure 3. Figure 3(a) shows a netlist, and Figure 3(b) shows its corresponding SIMPLER DAG with the  $CU$  and  $FO$  node values.

The  $CU$  of a node  $V$  is calculated by:

– If  $V$  is a leaf then:

$$
CU(V) = 1\tag{1}
$$

– Else, sort all  $N$  children of  $V$  by descending order of their  $CU$  values. Then:

$$
CU(V) = max\{CU(V_{child,i})) + i - 1\}, \forall i = (1 \text{ to } N)
$$
 (2)

Based on the CU and FO values, the mapping tool determines the order in which the gates operate. Additionally, the mapping tool traces the number of available cells, and when they are all occupied, it adds an initialization cycle in which cells are initialized and then reused. The gate execution ordering is determined such that the number of initialization cycles, and consequently overall execution time, will be minimized.

The gap between target machine constraints and architectural design choices, e.g., ISA, has not been addressed in the aforementioned mapping tools. Attempts have been made in existing mapping tools to support complex operations in the in-memory execution, e.g., 4-input LUT function [11]. However, their flexibility is limited and they do not completely separate the intermediate code generation and microcode generation, therefore they impose target machine and ISA dependency and do not provide backward compatibility with other target machines.

# 3 abstractPIM: Three-component Code Execution Flow for PIM

The abstractPIM flow includes two code generation components and one execution component. In the first component, intermediate representation generation, the program is compiled into a sequence of target independent instructions based on a defined ISA. In the second component, microcode generation, each instruction is translated into micro-operations that are supported by the target machine. The translation is performed once per instruction, and is embedded in the controller design. We adopt an existing mapping flow and modify it to support different ISAs and PIM technologies. In the third component, *runtime* execution, the instructions in the compiled code are sent from the CPU to the controller, which translates them into micro-operations and sends them to the memory.

Existing logic execution methods use a set of basic logic operations to implement a logic function. They rely on a memory controller which is configured to perform these operations by applying voltages on the rows and columns of the memory array. In this chapter, we assume that the memory controller is configured to perform several logic operations, dubbed instructions. Their execution sequence is determined according to a specific target machine and the PIM technology it supports. For example, if the ISA includes an AND instruction and the used technology is MAGIC NOR, 3 computation operations and 1 initialization cycle will be executed one after the other to run the AND instruction, as demonstrated in Figure 1(b), gate 1. An alternative PIM technology that consists of NAND gates will perform the same AND instruction using two NAND computations and one initialization cycle (Figure  $1(c)$ ). The instruction execution using different PIM technologies may differ in the execution time and cell usage. Our approach raises the system abstraction level and reduces the flow dependency of the specific PIM technology. It also moves one step closer towards defining a general instruction set to a memristor-based PIM architecture and designing its compiler.

The controller support of complex instructions also reduces the code size and hence the amount of code transfer between the CPU and the memory controller. However, there is a code size and execution time trade-off; the reduction in the code size may cause an execution time penalty. In a machine which supports NOR operations, the execution time, measured by the number of clock cycles in the execution sequence, is lowest when the ISA includes only NOR instructions since using basic instructions allows finer granularity. However, when using other instructions, they will be eventually executed using a NOR execution sequence. 8 Adi Eliahu et al.

Any use of other instructions, which are, in fact, implemented using NOR microoperations, might increase the number of NOR operations, hence the execution time.

For example, in Figure 1, the first NOR-based implementation takes  $5T_{NOR}$ clock cycles to operate, where  $T_{op}$  is the number of clock cycles required for execution of an op operation. The second implementation, however, takes a total of  $T_{AND} + T_{XOR}$  clock cycles. In a machine which supports MAGIC NOR operations, the first implementation takes 10 clock cycles (2 cycles per NOR), and the second implementation takes 11 clock cycles (4 for the AND2 gate and 7 for the XOR2 gate, according to Table 1). Some execution cycles are computation cycles and some are initialization cycles, as further elaborated is Section 5.

The instruction hierarchy in abstractPIM improves the flexibility of the compilation flow, as demonstrated in Figures  $1(b)-(d)$ . This is similar to high-level programming compared to assembly coding, which can improve flexibility at the cost of execution time penalty. While we demonstrate it using MAGIC-based logic families, the flow can be easily used for other target machines and stateful logic families. In our study, we choose different groups of ISAs, and different target machines that support different logic families. We demonstrate how they can be used to execute different benchmarks, and analyze the code size and execution time of the configurations.

### 4 Case Study: Vector-Matrix Multiplication

We showcase our flow with a vector-matrix multiplication (VMM) benchmark (a 5 element vector and a  $5\times 5$  matrix with 8-bit elements), which is useful in many applications, e.g., neural networks. The benchmark is tested over a target machine with 1024-sized memristive memory row that supports the MAGIC NOR logic family. The supported set of operations (NOT, NOR2) by the target machine is called TS0. Other logic families are discussed in Section 6. We first compile the benchmark for a basic case, where the ISA is also the technology set, i.e., TS0. The selection of this ISA enabled a fair comparison between abstractPIM and existing logic execution methods, such as SIMPLER [13], which do not use a two-component code generation process. The used technology sets supported by the target machines we use and their instruction parameters are listed in Table 1. Each instruction has three parameters: the number of inputs  $(I)$ , the number of outputs  $(O)$  and the number of execution cycles  $(T)$ . The first two parameters are technology independent, whereas the last parameter is technology dependent. The parameter corresponding to technology set  $N$  is  $T_N$ . For example, the OR instruction has two inputs and a single output  $(I = 2,$  $O = 1$ , and requires, when using a target machine that supports TS0, three clock cycles for execution  $(T_0 = 3$ , two computation cycles and one initialization cycle). Using  $ISA = TS0$  for the VMM benchmark, there are 25470 execution cycles, out of which, half are initialization cycles and half are computation cycles. Therefore, the code size is 12735 instructions.

| Instruction             | 1              | $\circ$        | $T_{\rm 0}$     | $T_1$              | $\overline{T}S0$ | TS1            | IS2                      | <i>IS</i> 3 |
|-------------------------|----------------|----------------|-----------------|--------------------|------------------|----------------|--------------------------|-------------|
| NOT                     | 1              | $\mathbf{1}$   | $1 + 1$         | $1 + 1$            | ✓                | ✓              | ✓                        | ✓           |
| NOR2                    | $\overline{2}$ | $\overline{1}$ | $1+1$           | $\overline{2+1}$   | ✓                | ✓              | ✓                        | ✓           |
| NOR3                    | 3              | $\overline{1}$ | $3 + 1$         | $3 + 1$            | ÷                | $\overline{a}$ | ÷,                       | ✓           |
| NOR <sub>4</sub>        | 4              | 1              | $5 + 1$         | $4 + 1$            | ÷                | ÷              | $\overline{\phantom{0}}$ | ✓           |
| $\overline{\text{OR2}}$ | $\overline{2}$ | $\overline{1}$ | $\frac{2+1}{2}$ | $1 + 1$            | -                | ✓              | ✓                        | ✓           |
| OR3                     | 3              | 1              | $4 + 1$         | $2 + 1$            | ٠                | ÷              | ÷,                       | ✓           |
| OR <sub>4</sub>         | 4              | $\mathbf{1}$   | $6 + 1$         | $3 + 1$            | ٠                | -              | -                        | ✓           |
| AND2                    | $\overline{2}$ | $\overline{1}$ | $3 + 1$         | $1 + 1$            | ÷                | ✓              | ✓                        | ✓           |
| AND3                    | 3              | 1              | $6 + 1$         | $2 + 1$            |                  | ۰              | ÷                        | ✓           |
| AND4                    | 4              | 1              | $9 + 1$         | $3 + 1$            | ÷                | ۰              | $\overline{\phantom{0}}$ | ✓           |
| NAND2                   | $\overline{2}$ | $\overline{1}$ | $4 + 1$         | $2 + 1$            | ٠                | ۰              | ✓                        | ✓           |
| NAND3                   | 3              | ī              | $7 + 1$         | $\overline{3+1}$   | ٠                | ۰              | ÷,                       | ✓           |
| NAND <sub>4</sub>       | 4              | $\mathbf{1}$   | $10 + 1$        | $4 + \overline{1}$ | ٠                | ۰              | ÷,                       | ✓           |
| XOR <sub>2</sub>        | $\overline{2}$ | $\overline{1}$ | $6 + 1$         | $5 + 1$            | L,               | ۰              | ✓                        | ✓           |
| XOR3                    | 3              | 1              | $11 + 1$        | $9+1$              | L,               | ۰              | L,                       | ✓           |
| XOR4                    | 4              | 1              | $16 + 1$        | $15 + 1$           | L,               | ۰              | ÷,                       | ✓           |
| XNOR2                   | $\overline{2}$ | 1              | $5 + 1$         | $5 + 1$            | ٠                | ۰              | ✓                        | ✓           |
| XNOR3                   | 3              | 1              | $11 + 1$        | $6 + 1$            | ٠                | ۰              | ÷                        | ✓           |
| XNOR4                   | 4              | $\mathbf{1}$   | $16 + 1$        | $8 + 1$            | L,               | ۰              | $\overline{\phantom{0}}$ | ✓           |
| <b>IMPLIES</b>          | $\overline{2}$ | $\overline{1}$ | $2 + 1$         | $^{2+1}$           | ٠                | ۰              | ✓                        | ✓           |
| !IMPLIES                | $\overline{2}$ | 1              | $2+1$           | $2 + 1$            | L,               | ۰              | ✓                        | ✓           |
| MUX                     | 3              | $\overline{1}$ | $7 + 1$         | $4 + 1$            | ٠                | ۰              | ✓                        | ✓           |
| HA                      | $\overline{2}$ | $\overline{2}$ | $7 + 1$         | $6 + 1$            | ÷                | ۰              | ✓                        | ✓           |
| $_{\rm HS}$             | 2              | $\overline{2}$ | $6 + 1$         | $5 + 1$            | ÷                | -              | ✓                        | ✓           |

Table 1. Instruction Execution Characteristics for MAGIC Families

The execution time format is  $T_c + T_i$ , where  $T_c$ is the number of computation cycles and  $T_i$  is the number of initialization cycles.

In attempt to reduce the code size, we used IS2, which contains all the functions with 1 or 2 inputs and 1 output, excluding trivial functions, e.g., constant '0' and identity functions<sup>1</sup>. The set also includes common combinational functions with more than 2 inputs or more than 1 output. Since the number of such functions is large, even for a small number of inputs, we chose three functions which, according to experiments we conducted, were useful in certain benchmarks: half adder [HA], multiplexer [MUX] and half subtractor [HS]. These instructions demonstrate the ability of our system to support blocks with more than two inputs or more than a single output. Because of the the circular dependency limitation of our flow, which is further elaborated in Section 7, some useful instructions, e.g., 4-bit adder, could not be used. Using  $IS2$ , code size is reduced by 52%, but execution time is increased by 16%.

To demonstrate the benefit of a larger number of instruction inputs and reduce the execution time,  $IS3$  was defined. It contains the  $IS2$  instructions, and the 2-input and single output symmetric functions from IS2 extended to 3 and 4 inputs. Using IS3, lower execution time and code size, as compared to IS2, are achieved. The execution time is increased by only 8%, and the code size is reduced by 57%, as compared to TS0.

<sup>&</sup>lt;sup>1</sup> identity functions, which are in fact copy operations, can be useful in other mapping methods [11, 12], but not in our row-based flow.



Fig. 4. abstractPIM general flow is composed of three components, two components are for code generation (differences between them are marked with purple.), and the last component is for execution. (a) Intermediate representation generation. (b) Microcode generation. (c) Runtime execution.

# 5 abstractPIM Flow and Methodology

The flow of abstractPIM is composed of three components, as shown in Figure 4. In the first component, the intermediate representation generation, the input is a Verilog program. The program is synthesized using the Synopsys DC synthesis tool [22], where the synthesis standard cell library includes the ISA in .lib format. The Synopsys DC synthesis tool was chosen since it supports multi-output cell synthesis. Furthermore, whereas other tools, such ABC [21], support only structural Verilog, Synopsys DC supports behavioral SystemVerilog as well, therefore eases the burden of programming. Then, a compiled program is generated using a modified and extended version of the SIMPLER mapping tool [13]. This tool builds a directed acyclic graph (DAG). In its original form, every node represents a NOR gate in the netlist, since SIMPLER was designed specifically for the MAGIC NOR family [8]. In the modified mapping tool, each node represents a wider variety of instructions based on the ISA. Using the DAG, the inputs and outputs of the instructions are mapped to row cells in the memristive array, and a compiled program is generated. The I and O parameters are used to build the DAG and are technology-independent. The  $T$  parameters (see Table 1), which are technology-dependent and determined in the second component, are not used for compilation. Therefore, a complete separation between the code generation components and backward compatibility with other target machines is achieved.

The second component of the abstractPIM flow is microcode generation. For each instruction, a microcode is generated by synthesizing the instruction to a micro-operation netlist and then to an execution sequence, which includes mapping to the memristive crossbar array and intermediate computation cell allocation based on specific PIM technology. The second component input is the instruction implemented in Verilog. The instruction is synthesized using the Synopsys DC synthesis tool for a specific PIM technology, described in the synthesis standard cell library. In this chapter, we demonstrate the flow with the MAGIC [8] family, and therefore we extended the SIMPLER [13] mapping tool to support different MAGIC operations instead of only MAGIC NOR. The execution times, listed in Table 1, were calculated using this flow. The second component of abstractPIM can be replaced by handcrafted execution sequences or other mapping tools, depending on the PIM technology in use, which may produce even faster execution sequences. One such example is discussed in Section 7.4.

The general SIMPLER flow was adopted in our system for the two first components. Several modifications have been made to support different features in our tool:

- 1. Modifications to the synthesis tool and library. As stated above, the ABC synthesis tool [21] is replaced with Synopsys Design Compiler [22] to support synthesis with multi-output cells. The cell library format was changed to the Liberty library format, which is supported by the new synthesis tool.
- 2. Modifications to the mapping tool. While in SIMPLER each node represents a NOT or NOR operation, in abstractPIM, each node can represent a wider variety of instructions (in the first component) or micro-instructions (in the second component). Other minor changes to the SIMPLER algorithm were also performed,  $e.g.,$  determining the  $FO$  value of each node to include all the connected gates of each gate output and traversing the DAG accordingly, setting the CU values according to the number of outputs of the logic gates, and parsing the new synthesis tool output.

In the third component, runtime execution, the two components outputs are used for full program execution. Instructions are sent from the CPU to the controller, and micro-operations are sent from the controller to the memory.

The SIMPLER mapping tool [13] traces the number of available cells, and when they are all occupied, adds a cycle which initializes several unused cells in parallel. However, not all stateful logic families use initialization, therefore initialization cycles should not be part of the first component of the flow so we remove them. In the second component, since the flow is demonstrated using the MAGIC [8] family, we perform initialization. As opposed to SIMPLER, the second component is not aware of the full program and instruction dependencies, therefore optimized parallel initialization cannot be performed. Instead, output and intermediate computation cell initialization is performed at the first cycle of each instruction execution (if needed, additional initialization cycles can be added to the instruction execution sequence). Overall, the component separation enables flexibility and backward compatibility at the cost of execution time penalty.

In both code generation components, each standard library cell includes several parameters, e.g., propagation delays and area. Since existing commercial synthesis tools are CMOS-oriented, we set these parameters differently and according to our memristor synthesis flow. Propagation delays, which are relevant for propagating signals in CMOS logic, are irrelevant in the context of memristor logic, where the execution time of each logic operation is a single clock cycle, and are set to 0. The area parameter is set equal for all the library cells, thus the synthesis does not prefer any particular cell, and minimizes the number of cells in the netlist, i.e., minimizes the code size.



Fig. 5. Normalized code size with respect to TS0 for different ISAs.

After developing abstractPIM and composing the ISAs, the code size and execution time were explored. We show the two metrics separately, due to the absence of a natural metric that combines both of them2 . It is assumed that the clock cycle time was the same for all the technology sets, so that the execution time can be measured in clock cycle units.

We used the EPFL benchmark suite [23]. These benchmarks are native combinational circuits designed to challenge modern logic optimization tools. The benchmark suite is divided into arithmetic and random/control parts. Each benchmark was tested with different technology sets and ISAs, listed in Table 1, within a 512-sized row. One benchmark, max, could not be mapped to a 512-sized row and was therefore tested with a 1024-sized row.

#### 6 Results

In this section we evaluate the abstractPIM code size reduction capabilities and execution time penalty, and discuss its abstraction, flexibility and backward compatibility advantages.

The abstraction achieved by our flow using different ISAs enables backward compatibility, and reduces the code size as compared to an implementation based on a specific PIM technology. In the absence of a metric that measures the abstraction level achieved by our flow, we use the code size as a metric of abstraction. Figure 5 shows the code size needed for the execution of each benchmark using different ISAs: TS0, TS1 (used as ISAs and not as technology sets), IS2 and IS3. The code size is determined only by the ISA, and is independent of any target machine. Since the chosen sets are subsets of each other, i.e.,  $TS0 \text{ }\subset TS1 \subset IS2 \subset IS3, \text{ then } CS_{TS0} > CS_{TS1} > CS_{IS2} > CS_{IS3}, \text{ where}$  $CS_{set}$  is the code size of set. Using TS1, IS2 and IS3 reduced the code size by 30%, 40% and 56% compared to TS0, respectively.

For execution time evaluation, we compiled the benchmarks with the different ISAs and for the different target machines to demonstrate the flexibility and

<sup>2</sup> Weighted product of code-size and execution-time was found misleading.

PIM technology independence achieved by our flow. We used two "native" configurations: TS0/TS0, TS1/TS1, and four "abstract" configurations: TS0/IS2, TS0/IS3, TS1/IS2, and TS1/IS3, where the notation is target-machine/ISA. We also compare the results to a single-component target-specific flow, SIM-PLER [13].

The results are shown in Figure 6. When comparing TS0/TS0 with SIM-PLER, the execution time is approximately doubled, since in our flow, every NOR or NOT operation takes an additional cycle for initialization. In SIM-PLER, which operates at full program context and not at single instruction context, multiple initialization cycles can be combined and therefore the number of initialization cycles is negligible.

When comparing target machines that use native configurations (TS0/TS0) vs.  $TS1/TS1$  we observe that the target machine which is more capable (TS1) runs faster (30%). When comparing target machines that use the same abstract configuration ( $TS0/IS2$  vs.  $TS1/IS2$  and  $TS0/IS3$  vs.  $TS1/IS3$ ) we also observe that the target machine which is more capable runs faster (32% and 33%, respectively). When comparing the execution time of a native configuration (TS0/TS0 and  $TS1/TS1$  with that of an abstract configuration using the same target machine, we see that the abstract configuration is slower.  $TS0/IS2$  and  $TS0/IS3$  are 24% and 8% slower than  $TS0/TS0$ , respectively. Comparing the native  $TS1/TS1$ configuration with the relevant abstract configurations exhibits similar results.

The above observations are quite expected. An important but less obvious benefit of abstractPIM is shown when changing a target machine. For example, when the target machine is upgraded from  $TS0$  to  $TS1$ , a program that has been compiled natively  $(TSO/TSO)$  executes the same number of cycles when running on TS1 (if TS0  $\subset$  TS1, otherwise even slower). However, a program that has been compiled in the first place using  $IS3$  ( $IS2$ ) runs  $27\%$  (16%) faster than on the original machine – no recompilation needed. This is reflected by comparing TS1/IS3 (TS1/IS2 ) vs. TS0/TS0.

Another observation is that among abstract ISAs, higher abstraction usually exhibits better performance, as shown by comparing TS0/IS3 vs. TS0/IS2  $(13\%)$  and  $TS1/IS3$  vs.  $TS1/IS2$   $(13\%)$ . When comparing the results of  $TS0/IS2$ or  $TS0/IS3$  with  $TS0/TS0$ , the execution time, almost always, is increased (by 24% and 8% for  $TS0/IS2$  and  $TS0/IS3$  as compared to  $TS0/TS0$ , respectively). However, in the priority benchmark, the execution time is decreased. On one hand, it is expected that the execution time will increase since using basic instructions allows finer granularity. On the other hand, when the number of instructions is reduced, so does the number of initialization cycles. The two opposite trends cause different benchmark behaviors. Comparison of technology TS1 and different ISAs shows the same effect.

The flexibility and code size reduction advantages of abstractPIM come with a cost. Using MAGIC technology, in every execution cycle, one write operation is performed every clock cycle, and therefore, the number of execution cycles is also the number of write operations. The additional execution cycles per benchmark result in proportional additional energy consumption and lower effective life-



Fig. 6. Normalized execution time with respect to  $TS0/TS0$  for the different target machines and ISAs.

time. We believe that higher abstraction is worth the cost of these limitations. This is similar to the advantages of the abstraction achieved by a high-level programming language in comparison to low-level programming languages, e.g., assembly.

## 7 Future Work

In this section, we discuss future research directions that can be explored using abstractPIM, including current limitations of the abstractPIM flow and possible solutions.

#### 7.1 Supporting Multi-Output ISA Commands

AbstractPIM supports multi-output instructions (in this work, these instructions are demonstrated as part of ISA and not supported by the target machine, since there are no multi-output MAGIC operations), but not all kinds of multi-output instructions can be used in it, since some may lead to bogus dependencies that hinder the execution mapping. Figure 7 demonstrates these bogus dependencies. In the case demonstrated in Figure 7, the input is the function code:  $q = ab$ ,  $h = cdef$ . In Figure 7(a), the code is compiled using single-output instructions (AND2 instruction), whereas in Figure 7(b), it is compiled using multi-output instructions (an instruction which computes two AND2 operations, marked in blue). Figures 7(c) and 7(d) show the graphs corresponding to the netlists in Figures 7(a) and 7(b), respectively. Whereas the graph in Figure 7(c) is a DAG, the graph in Figure 7(d) is not a DAG. While there is no combinational loop in both netlists and the synthesis product is valid, a circular dependency was created between the two 2-output AND2 cells. AbstractPIM relies on the graph acyclic structure (since it uses the SIMPLER mapping algorithm), and therefore instructions which might cause cyclic dependency cannot be used.



Fig. 7. Compilation with multi-output instructions which creates a circular dependency. (a) Generated netlist using single output gate synthesis. (b) Generated netlist using multi-output gate synthesis. (c) The graph that represents netlist (a), which is a DAG and can be used for the mapping algorithm. (d) The graph that represents netlist (b), which includes a cyclic dependency.

A sufficient condition that guarantees no such loops will be created, is to use only cells in which all the outputs depend on all the inputs, e.g., half adder, which implements the functions  $S = a \oplus b$  and  $C = ab$ . However, in the case of a 32-bit adder, which is a common combinational block, the first output bit  $S_0$ is given by  $S_0 = A_0 \oplus B_0 \oplus C_{in}$ , where  $A_0$  and  $B_0$  are the least significant bits of the added numbers, and  $C_{in}$  is the carry in. As can be concluded from the  $S_0$  calculation, it is not dependent on the other inputs and can therefore cause a cyclic graph. Future work will ensure support of any multi-output instruction, thus enabling more flexibility in planning the ISA.

#### 7.2 Architecture-Targeted Compilation

When using the compilation method proposed in this chapter, the code is compiled to support different logic families, e.g., MAGIC NOR. This flexibility comes with a cost: the compilation does allow technology backward compatibility and execution of the code on different machines without re-compiling the code, but the compiled instruction stream is not necessarily optimized for a desired specific logic family. For example, assume a code containing a XOR logic is compiled to an ISA consisting of two instructions only: NOR and NAND. A XOR logic can be implemented, e.g., using either 4 NAND gates or 5 NOR gates. If the compiler is not aware of the exact target machine, it will likely compile the XOR logic into the shorter sequence consisting of 4 NAND gates. If this code is eventually run on a target machine consisting of NOR operations only, that machine implements NOR in 1 clock cycle and NAND in 4 clock cycles, so the execution will take 16 cycles (4 NAND gates) total rather than 5 cycles (5 NOR gates) total. As a result, although the code is compatible with the given target machine, it is not latency-optimized to it.

When the code is compiled for a specific stateful logic family, it can be optimized for this specific technology,  $e.g.,$  achieving the lowest latency possible using our flow for the used technology, while maintaining backward compatibility. The optimization can be done in the first component of abstractPIM (intermediate representation), both as part of the synthesis and as part of the mapping tool.

#### 16 Adi Eliahu et al.

The optimization is based on technology parameters, i.e., the second component (microcode generation).

In this chapter, we discuss the optimization both as part of the synthesis and as part of the mapping tool. First, we discuss the optimization as part of the synthesis. In abstractPIM, every instruction in the ISA, which is represented by a cell in a synthesis standard library, is defined with the same area. The synthesis minimizes the area, which is equivalent in this case to minimizing the number of instructions needed for execution. However, to achieve architecture-targeted compilation, different area values can be defined for the cells in the synthesis standard library based on technology parameters. In this manner, various factors can be optimized in the synthesis. In the above NOR and NAND example, the compiler will be informed that a NAND instruction costs twice as much as a NOR instruction, and will compile the code accordingly by prioritizing the different cells in the synthesis standard library. In that sense, it is important to mention that in the case of architecture-targeted compilation, the intermediate representation and microcode generation components are no longer independent of each other. Particularly, in the case of latency optimization, the latency of each instruction, which is architecture dependent and acquired in the microcode generation component, should be embedded in the compiler. Similarly, the compiler can optimize the instruction stream considering other factors such as minimizing the number of write operations to the memristive crossbar array, prioritizing instructions with less inputs (e.g., prioritizing NOR2 instruction over NOR3 instruction), etc.

Furthermore, the optimization of the aforementioned factors can be considered not only in the synthesis, but also in the mapping tool. For example, in our flow, we used SIMPLER as a mapping tool. As discussed in Section 2.2, SIMPLER builds a DAG which determines an efficient gate execution order using heuristics based on different node parameters, e.g., CU (cell usage). The CU values (Equations 1 and 2) can be modified according to the instructions number of outputs and number of temporary computation cells.

As previously mentioned, the SIMPLER mapping tool can be replaced with any other mapping tool in the abstractPIM flow. Different mapping tools optimize different factors (e.g., latency, area, or throughput), and therefore the choice of the mapping tool depends on the architecture demands. Our flow enables to easily switch between the different mapping tools and compare them to discover the best mapping tool for a specific technology and optimization factor.

#### 7.3 High-Level Compilation

In abstractPIM, the input to our tool is a Verilog code. This code is synthesized using a synthesis standard library that includes the ISA commands, and is eventually computed on the hardware. However, the synthesis tools used in this work are CMOS-oriented, and they are aiming for maximizing the parallelism using such a technology. These tools are not optimal for execution on a singlerow memristive crossbar array with cell reuse. While abstractPIM establishes foundations for a PIM compiler, it still remains in the synthesis domain. In its



Fig. 8. X-MAGIC DAG Example. (a) An example netlist of three XOR logic gates. (b) The X-MAGIC DAG corresponding to the netlist in (a). A regular edge is marked with black, an overwriting edge is marked with green and a sequencing edge is marked with red.

current shape, abstractPIM can be used to implement instruction hierarchy in PIM architectures, but there is still work to do in order to make it a software compiler. A natural research direction is to replace the synthesis tool ("silicon compiler") with a traditional compiler ("software compiler") that compiles a high-level software code  $(e.g., \text{Python code})$ , into a sequence of ISA commands that can be analyzed using similar methods to those used in this chapter.

#### 7.4 Supporting Input Overwriting

As demonstrated in FELIX [24], single-cycle operations of different Boolean functions (and not only a NOR operation) can be implemented using MAGIC gates. The MAGIC gate inputs can be overwritten to save the utilized number of cells, to improve the effective lifetime of the system and to enhance its performance. To use such logic gates in abstractPIM, the algorithm used for the mapping should be modified to support input overwriting, as done in X-MAGIC [25]. Figure 8 demonstrates the modifications made in the X-MAGIC DAG, which should be applied in the abstractPIM flow for overwriting support. These modifications include the definition of different edges in the DAG, each of which represents different dependency between the nodes. The first edge type is a regular edge, which represents a non-overwriting dependency. The second edge type is an overwriting edge, which represents a case where the output of the child node is overwritten by the parent operation.

Figure 8(a) shows an example netlist that consists of three XOR logic gates. and Figure 8(b) shows its corresponding X-MAGIC DAG. Gates  $q\mathcal{Z}$  and  $q\mathcal{Z}$  use gate q1 output, and therefore are connected to it via an edge. Assume gate  $q\mathcal{Z}$ overwrites gate  $q1$  output, while gate  $q3$  does not overwrite gate  $q1$  output. If gate  $g2$  is executed before gate  $g3$ , the output of gate  $g1$  will be overwritten as part of gate  $q2$  execution, and gate  $q3$  will not operate properly. Therefore, regular, non-overwriting dependency (marked in black) and overwriting dependency (marked in green) are marked accordingly in the DAG. To ensure that the overwriting node is the last one executed, a sequencing dependency (marked in red) between gate  $q\mathcal{Z}$  and gate  $q\mathcal{Z}$  is added to the DAG.

18 Adi Eliahu et al.

#### 8 Conclusions

This chapter presents a hierarchical compilation concept and method for logic execution within a memristive crossbar array. The proposed method provides flexibility, portability, abstraction and code size reduction. Future research directions that can enhance the abstractPIM flow, e.g., architecture-targeted compilation and input-overwriting support, are also presented in this chapter. The abstractPIM flow lays a solid foundation for a compiler for a memristor-based architecture, by enabling automatic mapping and execution of any logic function within the memory, using a defined ISA.

### Acknowledgment

This research is supported by the ERC under the European Union's Horizon 2020 Research and Innovation Programme (grant agreement no. 757259).

## References

- 1. A. Pedram, S. Richardson, M. Horowitz, S. Galal, and S. Kvatinsky, "Dark memory and accelerator-rich system optimization in the dark silicon era," IEEE Design Test, vol. 34, no. 2, pp. 39–50, 2017.
- 2. S. Hamdioui et al., "Memristor for computing: Myth or reality?," DATE, pp. 722– 731, Mar. 2017.
- 3. D. Ielmini and H.-S. P. Wong, "In-memory computing with resistive switching devices," Nature Electronics, vol. 1, pp. 333–343, Jun. 2018.
- 4. M. Angel Lastras-Montaño and K.-T. Cheng, "Resistive random-access memory based on ratioed memristors," Nature Electronics, vol. 1, pp. 466–472, Aug. 2018.
- 5. H. S. P. Wong et al., "Phase change memory," Proceedings of the IEEE, vol. 98, pp. 2201–2227, Dec. 2010.
- 6. W. Woods and C. Teuscher, "Approximate vector matrix multiplication implementations for neuromorphic applications using memristive crossbars," IEEE/ACM NANOARCH, pp. 103–108, Jul. 2017.
- 7. L. Deng et al., "Model compression and hardware acceleration for neural networks: A comprehensive survey," Proceedings of the IEEE, pp. 1–48, Mar. 2020.
- 8. S. Kvatinsky et al., "MAGIC-memristor-aided logic," IEEE TCAS II, vol. 61, pp. 895–899, Nov. 2014.
- 9. J. Borghetti et al., "'memristive' switches enable 'stateful' logic operations via material implication," Nature, vol. 464, p. 873—876, Apr. 2010.
- 10. E. Testa et al., "Inversion optimization in majority-inverter graphs," NANOARCH, pp. 15–20, Jul. 2016.
- 11. V. Tenace et al., "SAID: A supergate-aided logic synthesis flow for memristive crossbars," DATE, pp. 372–377, Mar. 2019.
- 12. R. Ben Hur et al., "SIMPLE MAGIC: Synthesis and in-memory mapping of logic execution for memristor-aided logic," IEEE/ACM ICCAD, pp. 225–232, Nov. 2017.
- 13. R. Ben-Hur et al., "SIMPLER MAGIC: Synthesis and mapping of in-memory logic executed in a single row to improve throughput," IEEE TCAD, Jul. 2019.
- 14. J. Bürger et al., "Digital logic synthesis for memristors," Reed-Muller, pp. 31–40, Jan. 2013.
- 15. E. Linn et al., "Beyond von neumann logic operations in passive crossbar arrays alongside memory operations," Nanotechnology, vol. 23, p. 305205, Jul. 2012.
- 16. "P6 family of processors hardware developer's manual." [http://download.intel.](http://download.intel.com/design/PentiumII/manuals/24400101.pdf) [com/design/PentiumII/manuals/24400101.pdf.](http://download.intel.com/design/PentiumII/manuals/24400101.pdf)
- 17. A. Eliahu et al., "abstractpim: Bridging the gap between processing-in-memory technology and instruction set architecture," in 2020 IFIP/IEEE 28th International Conference on Very Large Scale Integration (VLSI-SOC), pp. 28–33, 2020.
- 18. J. Reuben et al., "Memristive logic: A framework for evaluation and comparison," PATMOS, pp. 1–8, Sep. 2017.
- 19. D. N. Yadav, P. L. Thangkhiew, and K. Datta, "Look-ahead mapping of boolean functions in memristive crossbar array," Integration, vol. 64, pp. 152 – 162, Jan. 2019.
- 20. P. L. Thangkhiew, A. Zulehner, R. Wille, K. Datta, and I. Sengupta, "An efficient memristor crossbar architecture for mapping boolean functions using binary decision diagrams (bdd)," Integration, vol. 71, pp. 125 – 133, 2020.
- 21. R. Brayton and A. Mishchenko, "ABC: An academic industrial-strength verification tool," in Proceedings of the 22Nd International Conference on Computer Aided Verification, CAV'10, pp. 24–40, Springer-Verlag, 2010.
- 22. P. Kurup et al., Logic Synthesis Using Synopsys. Springer Publishing Company, Incorporated, 2nd ed., 2011.
- 23. L. Amarù, P.-E. Gaillardon, and G. De Micheli, "The EPFL combinational benchmark suite," IWLS, 2015.
- 24. S. Gupta, M. Imani, and T. Rosing, "Felix: Fast and energy-efficient logic in memory," in 2018 IEEE/ACM International Conference on Computer-Aided Design  $(ICCAD)$ , pp. 1–7, 2018.
- 25. N. Peled et al., "X-magic: Enhancing PIM using input overwriting capabilities," in 2020 IFIP/IEEE 28th International Conference on Very Large Scale Integration  $(VLSI-SOC)$ , pp. 64–69, 2020.