

# **On Bidirectional Runtime Enforcement**

Luca Aceto, Ian Cassar, Adrian Francalanza, Anna Ingólfsdóttir

## ▶ To cite this version:

Luca Aceto, Ian Cassar, Adrian Francalanza, Anna Ingólfsdóttir. On Bidirectional Runtime Enforcement. 41th International Conference on Formal Techniques for Distributed Objects, Components, and Systems (FORTE), Jun 2021, Valletta, Malta. pp.3-21, 10.1007/978-3-030-78089-0\_1. hal-03740261

# HAL Id: hal-03740261 https://inria.hal.science/hal-03740261

Submitted on 29 Jul 2022

**HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.



Distributed under a Creative Commons Attribution 4.0 International License



This document is the original author manuscript of a paper submitted to an IFIP conference proceedings or other IFIP publication by Springer Nature. As such, there may be some differences in the official published version of the paper. Such differences, if any, are usually due to reformatting during preparation for publication or minor corrections made by the author(s) during final proofreading of the publication manuscript.

## On Bidirectional Runtime Enforcement \*

Luca Aceto<sup>1,2</sup><sup>(5)</sup>, Ian Cassar<sup>2,3</sup><sup>(6)</sup>, Adrian Francalanza<sup>⊠,3</sup><sup>(6)</sup>, and Anna Ingólfsdóttir<sup>2</sup><sup>(6)</sup>

Gran Sasso Science Institute, L'Aquila, Italy
 ICE-TCS, Department of Computer Science, Reykjavík University, Iceland
 <sup>3</sup> Department of Computer Science, University of Malta, Malta

**Abstract.** Runtime enforcement is a dynamic analysis technique that instruments a monitor with a system in order to ensure its correctness as specified by some property. This paper explores *bidirectional* enforcement strategies for properties describing the input and output behaviour of a system. We develop an operational framework for bidirectional enforcement and use it to study the enforceability of the safety fragment of Hennessy-Milner logic with recursion (sHML). We provide an automated synthesis function that generates correct monitors from sHML formulas, and show that this logic is enforceable via a specific type of bidirectional enforcement monitors called action disabling monitors.

## 1 Introduction

Runtime enforcement (RE) [32,18] is a dynamic verification technique that uses monitors to analyse the runtime behaviour of a system-under-scrutiny (SuS) and transform it in order to conform to some correctness specification. The seminal work in RE [32,33,37,11,27] models the behaviour of the SuS as a trace of arbitrary actions. Crucially, it assumes that the monitor can either suppress or replace any trace action and, whenever possible, insert additional actions into the trace. This work has been effectively used to implement unidirectional enforcement approaches [28,19,5,9] that monitor the trace of outputs produced by the SuS as illustrated by Figure 1(a). In this setup, the monitor is instrumented with the SuS to form a composite system (represented by the dashed enclosure in Figure 1) and is tasked with transforming the output behaviour of the SuS to ensure its correctness. For instance, an erroneous output  $\beta$  of the SuS is intercepted by the monitor and transformed into  $\beta'$ , to stop the error from propagating to the surrounding environment.

<sup>\*</sup> This work was partly supported by the projects "TheoFoMon: Theoretical Foundations for Monitorability" (nr.163406-051), "Developing Theoretical Foundations for Runtime Enforcement" (nr.184776-051) and "MoVeMnt: Mode(l)s of Verification and Monitorability" (nr.217987-051) of the Icelandic Research Fund, by the Italian MIUR project PRIN 2017FTXR7S IT MATTERS "Methods and Tools for Trustworthy Smart Systems", by the EU H2020 RISE programme under the Marie Skłodowska-Curie grant agreement nr. 778233, and by the Endeavour Scholarship Scheme (Malta), part-financed by the European Social Fund (ESF) - Operational Programme II – 2014-2020.



Fig. 1: Enforcement instrumentation setups.

Despite its merits, unidirectional enforcement lacks the power to enforce properties involving the *input* behaviour of the SuS. Arguably, these properties are harder to enforce: unlike outputs, inputs are instigated by the environment and not the SuS itself, meaning that the SuS possesses only partial control over them. Moreover, even when the SuS can control when certain inputs can be supplied (*e.g.*, by opening a communication port, or by reading a record from a database *etc.*), the environment still determines the provided payload.

Broadly, there are two approaches to enforce bidirectional properties at runtime. Several bodies of work employ two monitors attached at the output side of each (diadic) interacting party [12,26,17]. As shown in Figure 1(b), the extra monitor is attached to the *environment* to analyse its outputs before they are passed on as *inputs* to the SuS. While this approach is effective, it assumes that a monitor can actually be attached to the environment (which is often inaccessible).

By contrast, Figure 1(c) presents a less explored *bidirectional enforcement* approach where the monitor analyses the entire behaviour of the SuS without the need to instrument the environment. The main downside of this alternative setup is that it enjoys limited control over the SuS's inputs. As we already argued, the monitor may be unable to enforce a property that could be violated by an input action with an invalid payload value. In other cases, the monitor might need to adopt a different enforcement strategy to the ones that are conventionally used for enforcing output behaviour in a unidirectional one.

This paper explores how existing monitor transformations—namely, suppressions, insertions and replacements—can be repurposed to work for bidirectional enforcement, *i.e.*, the setup in Figure 1(c). Since inputs and outputs must be enforced differently, we find it essential to distinguish between the monitor's transformations and their resulting effect on the visible behaviour of the composite system. This permits us to study the enforceability of properties defined via the safety subset sHML of the well-studied branching-time logic  $\mu$ HML [36,8,31] (a reformulation of the modal  $\mu$ -calculus [29]). Our contributions are:

- (i) A general instrumentation framework for bidirectional enforcement (Figure 4) that is parametrisable by any system whose behaviour can be modelled as a labelled transition system. The framework subsumes the one presented in previous work [5] and differentiates between input and output actions.
- (ii) A novel definition formalising what it means for a monitor to adequately enforce a property in a bidirectional setting (Definitions 2 and 6). These definitions are parametrisable with respect to an instrumentation relation, an instance of which is given by our enforcement framework of Figure 4.

#### Syntax

$$\begin{array}{lll} \varphi,\psi\in \mathrm{sHML}::=\,\mathrm{tt} & (\mathrm{truth}) & | \mbox{ ff} & (\mathrm{falsehood}) & | \ \bigwedge_{i\in I}\varphi_i \ (\mathrm{conjunction}) \\ & | \ [p,c]\varphi \ (\mathrm{necessity}) & | \ \max X.\varphi \ (\mathrm{greatest} \ \mathrm{fp.}) & | \ X & (\mathrm{fp. \ variable}) \end{array}$$

Semantics

$$\begin{bmatrix} \mathsf{tt}, \rho \end{bmatrix} \stackrel{\text{def}}{=} \operatorname{Sys} \qquad \begin{bmatrix} \mathsf{ff}, \rho \end{bmatrix} \stackrel{\text{def}}{=} \emptyset \qquad \begin{bmatrix} X, \rho \end{bmatrix} \stackrel{\text{def}}{=} \rho(X)$$
$$\begin{bmatrix} \bigwedge_{i \in I} \varphi_i, \rho \end{bmatrix} \stackrel{\text{def}}{=} \bigcap_{i \in I} \llbracket \varphi_i, \rho \end{bmatrix} \qquad \begin{bmatrix} \mathsf{max} X.\varphi, \rho \end{bmatrix} \stackrel{\text{def}}{=} \bigcup \left\{ S \mid S \subseteq \llbracket \varphi, \rho[X \mapsto S] \rrbracket \right\}$$
$$\begin{bmatrix} [p, c]\varphi, \rho \end{bmatrix} \stackrel{\text{def}}{=} \left\{ s \mid \forall \alpha, r, \sigma \cdot (s \stackrel{\alpha}{\to} r \text{ and } \mathsf{match}(p, \alpha) = \sigma \text{ and } c\sigma \Downarrow \mathsf{true}) \text{ implies } r \in \llbracket \varphi \sigma, \rho \rrbracket \right\}$$

- Fig. 2: The syntax and semantics for sHML, the safety fragment of  $\mu$ HML.
- (iii) A new result showing that the subclass of disabling monitors suffices to bidirectionally enforce any property expressed as an sHML formula (Theorem 1). A by-product of this result is a synthesis function (Definition 8) that generates a disabling monitor for any sHML formula.

Full proofs and additional details can to be found at [6,13].

## 2 Preliminaries

The Model. We assume a countable set of communication ports  $a, b, c \in PORT$ , a set of values  $v, w \in VAL$ , and partition the set of actions ACT into *inputs*  $a?v \in IACT$ , and *outputs*  $a!v \in OACT$  where  $IACT \cup OACT = ACT$ . Systems are described as *labelled transition systems* (LTSs); these are triples  $\langle SYS, ACT \cup \{\tau\}, \rightarrow \rangle$  consisting of a set of system states,  $s, r, q \in SYS$ , a set of visible actions,  $\alpha, \beta \in ACT$ , along with a distinguished silent action  $\tau \notin ACT$  (where  $\mu \in ACT \cup \{\tau\}$ ), and a *transition* relation,  $\longrightarrow \subseteq (SYS \times (ACT \cup \{\tau\}) \times SYS)$ . We write  $s \xrightarrow{\mu} r$  in lieu of  $(s, \mu, r) \in \rightarrow$ , and  $s \stackrel{\alpha}{\Longrightarrow} r$  to denote weak transitions representing  $s(\stackrel{\tau}{\longrightarrow})^* \stackrel{\alpha}{\longrightarrow} r$  where r is called the  $\alpha$ -derivative of s. For convenience, we use the syntax of the regular fragment of value-passing CCS [23] to concisely describe LTSs. Traces  $t, u \in ACT^*$ range over (finite) sequences of visible actions. We write  $s \stackrel{t}{\Rightarrow} r$  to denote a sequence of weak transitions  $s \stackrel{\alpha_1}{\Longrightarrow} \dots \stackrel{\alpha_n}{\Longrightarrow} r$  where  $t = \alpha_1 \dots \alpha_n$  for some  $n \ge 0$ ; when  $t = \varepsilon$ ,  $s \stackrel{\varepsilon}{\Longrightarrow} r$  means  $s \stackrel{\tau}{\longrightarrow} r$ . Additionally, we represent system runs as *explicit traces* that include  $\tau$ -actions,  $t_{\tau}, u_{\tau} \in (ACT \cup \{\tau\})^*$  and write  $s \xrightarrow{\mu_1 \dots \mu_n} r$ to denote a sequence of strong transitions  $s \xrightarrow{\mu_1} \dots \xrightarrow{\mu_n} r$ . The function  $sys(t_{\tau})$ returns a canonical system that exclusively produces the sequence of actions defined by  $t_{\tau}$ . E.g., sys(a?3. $\tau$ .a!5) produces the process a?x. $\tau$ .a!5.nil. We consider states in our system LTS modulo the classic notion of strong bisimilarity [23,38] and write  $s \sim r$  when states s and r are bisimilar.

The Logic. The behavioral properties we consider are described using SHML [7,22], a subset of the value passing  $\mu$ HML [36,24] that uses symbolic actions of the form (p,c) consisting of an action pattern p and a condition c. Symbolic actions abstract over concrete actions using data variables  $x, y, z \in$  DVAR that occur free in the constraint c or as binders in the pattern p. Patterns are subdivided into input (x)?(y) and output (x)!(y) patterns where (x) binds the information about the port on which the interaction has occurred, whereas (y) binds the payload;  $\mathbf{bv}(p)$  denotes the set of binding variables in p whereas  $\mathbf{fv}(c)$  represents the set of free variables in condition c. We assume a (partial) matching function  $\mathsf{match}(p,\alpha)$  that (when successful) returns a substitution  $\sigma$  mapping bound variables in p to the corresponding values in  $\alpha$ ; by replacing every occurrence (x) in p with  $\sigma(x)$  we get the matched action  $\alpha$ . The filtering condition, c, is evaluated wrt. the substitution returned by successful matches, written as  $c\sigma \Downarrow v$ where  $v \in \{\mathsf{true}, \mathsf{false}\}$ .

Whenever a symbolic action (p, c) is closed, i.e.,  $\mathbf{fv}(c) \subseteq \mathbf{bv}(p)$ , it denotes the set of actions  $[\![(p, c)]\!] \stackrel{\text{\tiny def}}{=} \{ \alpha \mid \exists \sigma \cdot \mathsf{match}(p, \alpha) = \sigma \text{ and } c\sigma \Downarrow \mathsf{true} \}$ . Following standard value-passing LTS semantics [34,23], our systems have no control over the data values supplied via inputs. Accordingly, we assume a well-formedness constraint where the condition c of an input symbolic action, ((x)?(y),c), cannot restrict the values of binder y, i.e.,  $y \notin \mathbf{fv}(c)$ . As a shorthand, whenever a condition in a symbolic action equates a bound variable to a specific value we embed the equated value within the pattern, e.g.,  $((x)!(y), x = \mathbf{a} \land y = 3)$  and  $((x)?(y), x = \mathbf{a})$ become (a!3,true) and (a?(y),true); we also elide true conditions, and just write (a!3) and (a?(y)) in lieu of (a!3,true) and (a?(y),true).

Figure 2 presents the sHML syntax for some countable set of logical variables  $X, Y \in \text{LVAR}$ . The construct  $\bigwedge_{i \in I} \varphi_i$  describes a *compound* conjunction,  $\varphi_1 \land \ldots \land \varphi_n$ , where  $I = \{1, \ldots, n\}$  is a finite set of indices. The syntax also permits recursive properties using greatest fixpoints,  $\max X.\varphi$ , which bind free occurrences of X in  $\varphi$ . The central construct is the (symbolic) universal modal operator,  $[p, c]\varphi$ , where the binders  $\mathbf{bv}(p)$  bind the free data variables in c and  $\varphi$ . We occasionally use the notation (\_) to denote "don't care" binders in the pattern p, whose bound values are not referenced in c and  $\varphi$ . We also assume that all fixpoint variables, X, are guarded by modal operators.

Formulas in SHML are interpreted over the system powerset domain where  $S \in \mathcal{P}(SYS)$ . The semantic definition of Figure 2,  $[\![\varphi, \rho]\!]$ , is given for *both* open and closed formulas. It employs a valuation from logical variables to sets of states,  $\rho \in (\text{LVAR} \to \mathcal{P}(SYS))$ , which permits an inductive definition on the structure of the formulas;  $\rho' = \rho[X \mapsto S]$  denotes a valuation where  $\rho'(X) = S$  and  $\rho'(Y) = \rho(Y)$  for all other  $Y \neq X$ . The only non-standard case is that for the universal modality formula,  $[p, c]\varphi$ , which is satisfied by any system that either *cannot* perform an action  $\alpha$  that matches p while satisfying condition c, or for any such matching action  $\alpha$  with substitution  $\sigma$ , its derivative state satisfies the continuation  $\varphi\sigma$ . We consider formulas modulo associativity and commutativity of  $\wedge$ , and unless stated explicitly, we assume *closed* formulas, *i.e.*, without free logical and data variables. Since the interpretation of a closed  $\varphi$  is independent of the valuation  $\rho$  we write  $[\![\varphi]\!]$  in lieu of  $[\![\varphi, \rho]\!]$ . A system s satisfies formula  $\varphi$  whenever  $s \in [\![\varphi]\!]$ , and a formula  $\varphi$  is satisfiable, when  $[\![\varphi]\!] \neq \emptyset$ .

We find it convenient to define the function after, describing how an sHML formula evolves in reaction to an action  $\mu$ . Note that, for the case  $\varphi = [p, c]\psi$ , the

formula returns  $\psi \sigma$  when  $\mu$  matches successfully the symbolic action (p, c) with  $\sigma$ , and tt otherwise, to signify a trivial satisfaction. We lift the after function to (explicit) traces in the obvious way, i.e.,  $after(\varphi, t_{\tau})$  is equal to  $after(after(\varphi, \mu), u_{\tau})$ when  $t_{\tau} = \mu u_{\tau}$  and to  $\varphi$  when  $t_{\tau} = \varepsilon$ . Our definition of after is justified vis-a-vis the semantics of Figure 2 via Proposition 1; it will play a role in defining our notion of enforcement in Section 4.

**Definition 1.** We define the function after :  $(SHML \times ACT \cup \{\tau\}) \rightarrow SHML$  as:

$$\operatorname{after}(\varphi, \alpha) \stackrel{\text{\tiny def}}{=} \begin{cases} \varphi & \operatorname{if} \varphi \in \{\operatorname{tt}, \operatorname{ff}\} \\ \operatorname{after}(\varphi'\{\varphi'_X\}, \alpha) & \operatorname{if} \varphi = \max X.\varphi' \\ \bigwedge_{i \in I} \operatorname{after}(\varphi_i, \alpha) & \operatorname{if} \varphi = \bigwedge_{i \in I} \varphi_i \\ \psi \sigma & \operatorname{if} \varphi = [p, c] \psi \text{ and } \exists \sigma \cdot (\operatorname{match}(p, \alpha) = \sigma \land c\sigma \Downarrow \operatorname{true}) \\ \operatorname{tt} & \operatorname{if} \varphi = [p, c] \psi \text{ and } \nexists \sigma \cdot (\operatorname{match}(p, \alpha) = \sigma \land c\sigma \Downarrow \operatorname{true}) \end{cases}$$

 $after(\varphi, \tau) \cong \varphi$ 

**Proposition 1.** For every system state s, formula  $\varphi$  and action  $\alpha$ , if  $s \in \llbracket \varphi \rrbracket$ and  $s \stackrel{\alpha}{\Longrightarrow} s'$  then  $s' \in [\![after(\varphi, \alpha)]\!]$ . 

Example 1. The safety property  $\varphi_1$  repeatedly requires that every input request that is made on a port that is not b, cannot be followed by another input on the same port in succession. However, following this input it allows a *single* output answer on the same port in response, followed by the logging of the serviced request by outputting a notification on a dedicated port **b**. We note how the channel name bound to x is used to constrain sub-modalities. Similarly, values bound to  $y_1$  and  $y_2$  are later referenced in condition  $y_3 = (\log, y_1, y_2)$ .

$$\begin{split} \varphi_1 &\stackrel{\text{\tiny def}}{=} & \max X.[((x)?(y_1), x \neq \mathbf{b})]([(x?(\_))]\text{ff} \land [(x!(y_2))]\varphi_1') \\ \varphi_1' &\stackrel{\text{\tiny def}}{=} & ([(x!(\_))]\text{ff} \land [(\mathbf{b}!(y_3), y_3 = (\log, y_1, y_2))]X) \end{split}$$

Consider the systems  $s_{\mathbf{a}}$ ,  $s_{\mathbf{b}}$  and  $s_{\mathbf{c}}$  (where  $s_{\mathbf{cls}} \stackrel{\text{\tiny def}}{=} (\mathbf{b}?z.\mathsf{if} z = \mathsf{cls} \mathsf{then} \mathsf{nil} \mathsf{else} X)$ ).

$$\begin{split} s_{\mathbf{a}} &\stackrel{\text{\tiny def}}{=} & \operatorname{rec} X.((\mathbf{a}?x.y:=\operatorname{ans}(x).\mathbf{a}!y.\mathbf{b}!(\log,x,y).X) + s_{\mathbf{cls}}) & s_{\mathbf{c}} \stackrel{\text{\tiny def}}{=} & \mathbf{a}?y.s_{\mathbf{a}} \\ s_{\mathbf{b}} \stackrel{\text{\tiny def}}{=} & \operatorname{rec} X.((\mathbf{a}?x.y:=\operatorname{ans}(x).\mathbf{a}!y.(\underline{\mathbf{a}}!y.\mathbf{b}!(\log,x,y).s_{\mathbf{a}} + \mathbf{b}!(\log,x,y).X)) + s_{\mathbf{cls}}) \end{split}$$

 $s_{\mathbf{a}}$  implements a request-response server that repeatedly inputs values (for some domain VAL) on port a, a?x, for which it internally computes an answer and assigns it to the data variable y, y := ans(x). It then outputs the answer on port a in response to each request, a!y, and finally logs the serviced request by outputting the triple  $(\log, x, y)$  on port b, b! $(\log, x, y)$ . It terminates whenever it inputs a close request cls from port b, *i.e.*, b?z when z = cls.

Systems  $s_{\mathbf{b}}$  and  $s_{\mathbf{c}}$  are similar to  $s_{\mathbf{a}}$  but define additional behaviour:  $s_{\mathbf{c}}$ requires a startup input, a?y, before behaving as  $s_a$ , whereas  $s_b$  occasionally provides a redundant (underlined) answer prior to logging a serviced request. Using the semantics of Figure 2, one can verify that  $s_{\mathbf{a}} \in \llbracket \varphi_1 \rrbracket$ ,  $s_{\mathbf{c}} \notin \llbracket \varphi_1 \rrbracket$  because of  $s_{\mathbf{c}} \xrightarrow{\mathbf{a}^{?}v_1.\mathbf{a}^{?}v_2}$ , and  $s_{\mathbf{b}} \notin \llbracket \varphi_1 \rrbracket$  since we have  $s_{\mathbf{b}} \xrightarrow{\mathbf{a}^{?}v_1.\mathbf{a}!\mathbf{ans}(v_1).\mathbf{a}!\mathbf{ans}(v_1)}$  (for some values  $v_1$  and  $v_2$ ).



Fig. 3: Bidirectional enforcement via suppression, insertion and replacement.

## 3 A Bidirectional Enforcement Model

Bidirectional enforcement seeks to transform the entire (visible) behaviour of the SuS in terms of input and output actions; this contrasts with unidirectional approaches that only modify output traces. In this richer setting, it helps to differentiate between the transformations performed by the monitor (*i.e.*, insertions, suppressions and replacements), and the way they can be used to affect the resulting behaviour of the composite system. In particular, we say that an action that can be performed by the SuS has been *disabled* when it is no longer visible in the resulting composite system (consisting of the SuS and the monitor). Dually, a visible action is *enabled* when the composite system can execute it while the SuS cannot. SuS actions are *adapted* when either their payload differs from that of the composite system, or when the action is rerouted through a different port.

We argue that implementing action enabling, disabling and adaptation differs according to whether the action is an input or an output; see Figure 3. Enforcing actions instigated by the SuS—such as outputs—is more straightforward. Figure 3(a), (b) and (c) resp. state that disabling an output can be achieved by suppressing it, adapting an output amounts to replacing the payload or redirecting it to a different port, whereas output enabling can be attained via an insertion. However, enforcing actions instigated by the environment such as inputs is harder. In Figure 3(d), we propose to *disable* an input by concealing the input port. Since this may block the SuS from progressing, the instrumented monitor may additionally *insert* a default input to unblock the system, Figure 3(e). Input *adaptation*, Figure 3(f), is also attained via a *replacement* (applied in the opposite direction to the output case). Inputs can also be *enabled* (when the SuS is unable to carry them out), Figure 3(g), by having the monitor accept the input in question and then *suppress* it: from the environment's perspective, the input would be effected.

#### Syntax

 $m, n \in \text{TRN} ::= (p, c, p').m \mid \sum_{i \in I} m_i (I \text{ is a finite index set}) \mid \text{rec } X.m \mid X$ 

Dynamics

$$\operatorname{ESEL} \underbrace{\frac{m_j \quad \underline{\gamma \triangleright \gamma'} \quad n_j}{\sum_{i \in I} m_i \quad \underline{\gamma \triangleright \gamma'} \quad n_j}}_{\operatorname{ETRN} \underbrace{\frac{\eta \triangleright \gamma'}{\sum_{i \in I} m_i} \quad \frac{\gamma \triangleright \gamma'}{p_i} \quad n_j}}_{\operatorname{eTRN} \underbrace{\frac{\eta \triangleright \gamma'}{p_i} \quad n_j}}_{(p, c, \pi) . m \quad \underline{\gamma \triangleright \gamma'} \quad m\sigma} \underbrace{\operatorname{ETRN} \underbrace{\frac{\eta \triangleright \gamma'}{p_i} \quad n_j}_{(p, c, \pi) . m \quad \underline{\gamma \triangleright \gamma'} \quad m\sigma}}_{(p, c, \pi) . m \quad \underline{\gamma \triangleright \gamma'} \quad m\sigma}$$

#### Instrumentation

$$BITRNO \xrightarrow{s \xrightarrow{b!w} s'} m \xrightarrow{(b!w) \leftarrow (a!v)} n}{m[s] \xrightarrow{a!v} n[s']} BITRNI \xrightarrow{m \xrightarrow{(a?v) \leftarrow (b?w)} n} n \xrightarrow{s \xrightarrow{b?w} s'} m[s] \xrightarrow{a?v} n[s']}$$

$$BIDISO \xrightarrow{s \xrightarrow{a!v} s'} m \xrightarrow{(a!v) \leftarrow 0} n}{m[s] \xrightarrow{\tau} n[s']} BIDISI \xrightarrow{m \xrightarrow{(a?v) \leftarrow (a?v)} n} n \xrightarrow{s \xrightarrow{a?v} s'} m[s] \xrightarrow{a?v} n[s']}$$

$$BIDISO \xrightarrow{m \xrightarrow{(a!v)} n} n[s] \xrightarrow{\pi} n[s'] BIDISI \xrightarrow{m \xrightarrow{(a?v)} n} n \xrightarrow{s \xrightarrow{a?v} s'} m[s] \xrightarrow{\pi} n[s']}$$

$$BIENO \xrightarrow{m \xrightarrow{(a!v)} n} n[s] BIENI \xrightarrow{m \xrightarrow{(a?v) \leftarrow 0} n} m[s] \xrightarrow{a!v} n[s]} BIASY \xrightarrow{s \xrightarrow{\tau} s'} m[s] \xrightarrow{\pi} m[s']$$

$$BIDEF \xrightarrow{s \xrightarrow{a!v} s'} m \xrightarrow{a!v} \forall b \in PORT, w \in VAL \cdot m \xrightarrow{\bullet b!w} m[s] \xrightarrow{a!v} id[s']}$$

#### Fig. 4: A bidirectional instrumentation model for enforcement monitors.

Figure 4 presents an operational model for the bidirectional instrumentation proposal of Figure 3 in terms of (symbolic) transducers<sup>4</sup>. Transducers,  $m, n \in \text{Trn}$ , are monitors that define symbolic transformation triples,  $(p,c,\pi)$ , consisting of an action pattern p, condition c, and a transformation action  $\pi$ . Conceptually, the action pattern and condition determine the range of system (input or output) actions upon which the transformation should be applied, while the transformation action specifies the transformation that should be applied. The symbolic transformation pattern p is an extended version of those definable in symbolic actions, that may also include  $\bullet$ ; when  $p = \bullet$ , it means that the monitor can act independently from the system to insert the action specified by the transformation action. Transformation actions are possibly open actions (*i.e.*, actions with possibly free variable such as x?v or  $\mathbf{a}$ !x) or the special action  $\bullet$ ; the latter represents the suppression of the action specified by p. We assume a well-formedness constraint where, for every  $(p, c, \pi).m$ , p and  $\pi$  cannot both be  $\bullet$ , and when neither is, they are of the same type *i.e.*, an input (resp. output) pattern

<sup>&</sup>lt;sup>4</sup> These transducers were originally introduced in [5] for unidirectional enforcement.

and action. Examples of well-formed symbolic transformations are  $(\bullet, \mathsf{true}, \mathsf{a}?v)$ ,  $((x)!(y), \mathsf{true}, \bullet)$  and  $((x)!(y), \mathsf{true}, \mathsf{a}!v)$ .

The monitor transition rules in Figure 4 assume closed terms, *i.e.*, every transformation-prefix transducer of the form  $(p, c, \pi).m$  must obey the constraint  $(\mathbf{fv}(c) \cup \mathbf{fv}(\pi) \cup \mathbf{fv}(m)) \subseteq \mathbf{bv}(p)$  and similarly for recursion variables X and rec X.m. Each transformation-prefix transducer yields an LTS with labels of the form  $\gamma \bullet \gamma'$ , where  $\gamma, \gamma' \in (\operatorname{ACT} \cup \{\bullet\})$ . Intuitively, transition  $m \xrightarrow{\gamma \bullet \gamma'} n$  denotes the way that a transducer in state m transforms the action  $\gamma$  into  $\gamma'$  while transitioning to state n. The transducer action  $\alpha \bullet \beta$  represents the replacement of  $\alpha$  by  $\beta, \alpha \bullet \alpha$  denotes the *identity* transformation, whereas  $\alpha \bullet \bullet$  and  $\bullet \bullet \alpha$  respectively denote the suppression and insertion transformations of action  $\alpha$ . The key transition rule in Figure 4 is ETRN. It states that the transformation-prefix transducer  $(p, c, \pi).m$  transforms action  $\gamma$  into a (potentially) different action  $\gamma'$  and reduces to state  $m\sigma$ , whenever  $\gamma$  matches pattern p, *i.e.*,  $\mathsf{match}(p, \gamma) = \sigma$ , and satisfies condition c, *i.e.*,  $c\sigma \Downarrow$  true. Action  $\gamma'$  results from instantiating the free variables in  $\pi$  as specified by  $\sigma$ , *i.e.*,  $\gamma' = \pi\sigma$ . The remaining rules for selection (ESEL) and recursion (EREC) are standard. We employ the shorthand notation  $m\xrightarrow{\gamma}$ 

 $\nexists \gamma', n$  such that  $m \xrightarrow{\gamma \triangleright \gamma'} n$ . Moreover, for the semantics of Figure 4, we can encode the identity monitor, id, as rec  $Y.((x)!(y), \mathsf{true}, x!y).Y + ((x)?(y), \mathsf{true}, x?y).Y$ . As a shorthand notation, we write (p, c).m instead of  $(p, c, \pi).m$  when all the binding occurrences (x) in p correspond to free occurrences x in  $\pi$ , thus denoting an identity transformation. Similarly, we elide c whenever  $c = \mathsf{true}$ .

The first contribution of this work lies in the new instrumentation relation of Figure 4, linking the behaviour of the SuS s with that of a monitor m: the term m[s] denotes their composition as a monitored system. Crucially, the instrumentation rules in Figure 4 give us a semantics in terms of an LTS over the actions ACT  $\cup$  { $\tau$ }, in line with the LTS semantics of the SuS. Following Figure 3(b), rule BITRNO states that if the SuS transitions with an output b!w to s' and the transducer can replace it with a!v and transition to n, the adapted output can be externalised so that the composite system m[s] transitions over a!v to n[s']. Rule BIDISO states that if s performs an output a!v that the monitor can suppress, the instrumentation withholds this output and the composite system silently transitions; this amounts to action disabling as outlined in Figure 3(a). Rule BIENO is dual, and it enables the output a!v on the SuS as outlined in Figure 3(c): it augments the composite system m[s] with an output a!v whenever m can insert a!v, independently of the behaviour of s.

Rule BIDEF is analogous to standard rules for premature monitor termination [21,22,20,1], and accounts for underspecification of transformations. We, however, restrict defaulting (termination) to output actions performed by the SuS exclusively, *i.e.*, a monitor only defaults to id when it cannot react to or enable a system output. By forbidding the monitor from defaulting upon unspecified inputs, the monitor is able to *block* them from becoming part of the composite system's behaviour. Hence, any input that the monitor is unable to react to, *i.e.*,  $m \xrightarrow{a^{2}v \not \gamma}$ , is considered as being *invalid and blocked* by default. This technique is thus used to implement Figure 3(d). To avoid disabling valid inputs unnecessarily, the monitor must therefore explicitly define symbolic transformations that cover *all* the valid inputs of the SuS. Note, that rule BIASY still allows the SuS to silently transition independently of m. Following Figure 3(f), rule BITRNI adapts inputs, provided the SuS can accept the adapted input. Similarly, rule BIENI *enables* an input on a port **a** as described in Figure 3(g): the composite system accepts the input while suppressing it from the SuS. Rule BIDISI allows the monitor to generate a default input value v and forward it to the SuS on a port **a**, thereby unblocking it; externally, the composite system silently transitions to some state, following Figure 3(e).

*Example 2.* Consider the following action disabling transducer  $m_d$ , that repeatedly disables every output performed by the system via the branch  $((\_)!(\_), \bullet).Y$ . In addition, it limits inputs to those on port **b** via the input branch  $(b?(\_)).Y$ ; inputs on other ports are disabled since none of the relevant instrumentation rules in Figure 4 can be applied.

$$m_{\mathbf{d}} \stackrel{\text{\tiny def}}{=} \operatorname{rec} Y.(b?(\_)).Y + ((\_)!(\_), \bullet).Y$$

When instrumented with  $s_{\mathbf{c}}$  from Example 1,  $m_{\mathbf{d}}$  blocks its initial input, *i.e.*, we have  $m_{\mathbf{d}}[s_{\mathbf{c}}] \xrightarrow{\alpha} b$  for any  $\alpha$ . In the case of  $s_{\mathbf{b}}$ , the composite system  $m_{\mathbf{d}}[s_{\mathbf{b}}]$  can only input requests on port **b**, such as the termination request  $m_{\mathbf{d}}[s_{\mathbf{b}}] \xrightarrow{\mathbf{b}^{2}\mathsf{cls}} m_{\mathbf{d}}[\mathsf{nil}]$ .

$$\begin{split} m_{\mathbf{dt}} &\stackrel{\text{\tiny def}}{=} \; \operatorname{rec} X.(((x)?(y_1), x \neq \mathbf{b}).(((x_1)?(\_), x_1 \neq x).\mathsf{id} + (x!(y_2)).m'_{\mathbf{dt}}) + (\mathbf{b}?(\_)).\mathsf{id}) \\ m'_{\mathbf{dt}} &\stackrel{\text{\tiny def}}{=} \; (x!(\_), \bullet).m_{\mathbf{d}} + ((\_)?(\_)).\mathsf{id} + (\mathbf{b}!(y_3), y_3 = (\log, y_1, y_2)).X \end{split}$$

By defining branch (b?(\_)).id, the more elaborate monitor  $m_{dt}$  (above) allows the SuS to immediately input on port b (possibly carrying a termination request). At the same time, the branch prefixed by  $((x)?(y_1), x\neq b)$  permits the SuS to input the first request via any port  $x \neq b$ , subsequently blocking inputs on the same port x (without deterring inputs on other ports) via the input branch  $((x_1)?(_-), x_1 \neq x)$ .id. In conjunction to this branch,  $m_{dt}$  defines another branch  $(x!(y_2)).m'_{dt}$  to allow outputs on the port bound to variable x. The continuation monitor  $m'_{dt}$  then defines the suppression branch  $(x!(_-), \bullet).m_d$  by which it disables any redundant response that is output following the first one. Since it also defines branches (b! $(y_3), y_3 = (\log, y_1, y_2)).X$  and  $((_-)?(_-)).id$ , it does not affect log events or further inputs that occur immediately after the first response.

When instrumented with system  $s_{\mathbf{c}}$  from Example 1,  $m_{\mathbf{dt}}$  allows the composite system to perform the first input but then blocks the second one, permitting only input requests on channel b, e.g.,  $m_{\mathbf{dt}}[s_{\mathbf{c}}] \xrightarrow{\mathbf{a}^{?}v} \cdot \xrightarrow{\mathbf{b}^{?}\mathsf{cls}} \mathsf{id}[\mathsf{nil}]$ . It also disables the first redundant response of system  $s_{\mathbf{b}}$  while transitioning to  $m_{\mathbf{d}}$ , which proceeds to suppress every subsequent output (including log actions) while blocking every other port except  $\mathbf{b}$ , *i.e.*,  $m_{\mathbf{dt}}[s_{\mathbf{b}}] \xrightarrow{\mathbf{a}^{?}v} \cdot \xrightarrow{\mathbf{a}^{!}w} \cdot \xrightarrow{\tau} m_{\mathbf{d}}[\mathsf{b!}(\mathsf{log}, v, w).s_{\mathbf{a}}] \xrightarrow{\tau} m_{\mathbf{d}}[s_{\mathbf{a}}] \xrightarrow{\mathbf{a}^{?}v}$  (for every port  $\mathbf{a}$  where  $\mathbf{a}\neq\mathbf{b}$  and any value v). Rule IDEF allows it to default when handling unspecified outputs, e.g., for system  $\mathsf{b!}(\mathsf{log}, v, w).s_{\mathbf{a}}$  the

 $\text{composite system can still perform } m_{\mathbf{dt}}[\mathsf{b!}(\mathsf{log}, v, w).s_{\mathbf{a}}] \xrightarrow{\mathsf{b!}(\mathsf{log}, v, w)} \mathsf{id}[s_{\mathbf{a}}].$ 

$$\begin{split} m_{\mathbf{det}} &\stackrel{\text{\tiny det}}{=} \operatorname{rec} X.(((x)?(y_1), x \neq \mathbf{b}).m'_{\mathbf{det}} + (\mathbf{b}?(\_)).\mathrm{id}) \\ m'_{\mathbf{det}} &\stackrel{\text{\tiny det}}{=} \operatorname{rec} Y_1.(\underbrace{\bullet, x?v_{\mathrm{def}}).Y_1}_1 + (x!(y_2)).m''_{\mathbf{det}} + ((x_1)?(\_), x_1 \neq x).\mathrm{id} \\ m''_{\mathbf{det}} &\stackrel{\text{\tiny det}}{=} \operatorname{rec} Y_2.(\underline{(x!(\_), x \neq \mathbf{b}, \bullet).Y_2}_1 + (\mathbf{b}!(y_3), y_3 = (\log, y_1, y_2)).X + ((\_)?(\_)).\mathrm{id}) \end{split}$$

Monitor  $m_{det}$  (above) is similar to  $m_{dt}$  but instead employs a loop of suppressions (underlined in  $m''_{det}$ ) to disable further responses until a log or termination input is made. When composed with  $s_{b}$ , it permits the log action to go through:

$$m_{\mathbf{det}}[s_{\mathbf{b}}] \xrightarrow{\mathbf{a}?v} \cdot \xrightarrow{\mathbf{a}!w} \cdot \xrightarrow{\tau} m_{\mathbf{det}}''[\mathbf{b}!(\log, v, w).s_{\mathbf{b}}] \xrightarrow{\mathbf{b}!(\log, v, w)} m_{\mathbf{det}}[s_{\mathbf{b}}]$$

 $m_{\text{det}}$  also defines a branch prefixed by the insertion transformation  $(\bullet, x; v_{\text{def}})$ (underlined in  $m'_{\text{det}}$ ) where  $v_{\text{def}}$  is a default input domain value. This permits the instrumentation to silently unblock the SuS when this is waiting for a request following an unanswered one. In fact, when instrumented with  $s_{\mathbf{c}}$ ,  $m_{\text{det}}$  not only forbids invalid input requests, but it also (internally) unblocks  $s_{\mathbf{c}}$  by supplying the required input via the added insertion branch. This allows the composite system to proceed, as shown below (where  $s'_{\mathbf{a}} \stackrel{\text{def}}{=} y := \operatorname{ans}(v_{\text{def}}).\mathbf{a}! y.\mathbf{b}!(\log, v_{\text{def}}, y).s_{\mathbf{a}}$ ):

$$m_{\mathbf{det}}[s_{\mathbf{c}}] \xrightarrow{\mathbf{a}?v} \operatorname{rec} Y.((\bullet, \mathbf{a}?v_{\mathrm{def}}).Y + (\mathbf{a}!(y_{2})).m''_{\mathbf{det}} + (\mathbf{b}?(\_)).\mathrm{id})[s_{\mathbf{a}}] \\ \xrightarrow{\tau} \operatorname{rec} Y.((\bullet, \mathbf{a}?v_{\mathrm{def}}).Y + (\mathbf{a}!(y_{2})).m''_{\mathbf{det}} + (\mathbf{b}?(\_)).\mathrm{id})[s'_{\mathbf{a}}] \\ \xrightarrow{\mathbf{a}!\operatorname{ans}(v_{\mathrm{def}}).\mathbf{b}!(\log,v_{\mathrm{def}},y)} m_{\mathbf{det}}[s_{\mathbf{a}}]$$

Although in this paper we mainly focus on action disabling monitors, using our model one can also define action enabling and adaptation monitors.

*Example 3.* Consider now transducers  $m_{\mathbf{e}}$  and  $m_{\mathbf{a}}$  below:

$$\begin{split} m_{\mathbf{e}} &\stackrel{\text{\tiny def}}{=} ((x)?(y), x \neq \mathsf{b}, \bullet).(\bullet, x! \mathsf{ans}(y)).(\bullet, \mathsf{b!}(\mathsf{log}, y, \mathsf{ans}(y))).\mathsf{id} \\ m_{\mathbf{a}} &\stackrel{\text{\tiny def}}{=} \mathsf{rec} X.(\mathsf{b}?(y), \mathsf{a}?y).X + (\mathsf{a!}(y), \mathsf{b!}y).X. \end{split}$$

Once instrumented,  $m_{\mathbf{e}}$  first uses a suppression to enable an input on any port  $x \neq \mathbf{b}$  (but then gets discarded). It then automates a response by inserting an answer followed by a log action. Concretely, when composed with  $r \in \{s_{\mathbf{b}}, s_{\mathbf{c}}\}$  from Example 1, the execution of the composite system can only start as follows, for some channel name  $\mathbf{c} \neq \mathbf{b}$ , values v and  $w = \operatorname{ans}(v)$ :

$$m_{\mathbf{e}}[r] \xrightarrow{\mathbf{c}:v} (\bullet, \mathbf{c}!w).(\bullet, \mathbf{b}!(\log, v, w)).\mathsf{id}[r] \xrightarrow{\mathbf{c}!w} (\bullet, \mathbf{b}!(\log, v, w)).\mathsf{id}[r] \xrightarrow{\mathbf{b}!(\log, v, w)} \mathsf{id}[r].$$

By contrast,  $m_{\mathbf{a}}$  uses action adaptation to redirect the inputs and outputs from the SuS through port **b**: it allows the composite system to exclusively input values on port **b** forwarding them to the SuS on port **a**, and dually allowing outputs from the SuS on port **a** to rerout them to port **b**. As a result, a composite system can *only* communicate on port **b**. *E.g.*,  $m_{\mathbf{a}}[s_{\mathbf{c}}] \xrightarrow{\mathbf{b}^{?}v_{1}} m_{\mathbf{a}}[s_{\mathbf{a}}] \xrightarrow{\mathbf{b}^{?}v_{2}.\mathbf{b}!(\log,v_{2},w_{2})} m_{\mathbf{a}}[s_{\mathbf{a}}]$  and  $m_{\mathbf{a}}[s_{\mathbf{b}}] \xrightarrow{\mathbf{b}^{?}v_{1}.\mathbf{b}!w_{1}.\mathbf{b}!(\log,v_{1},w_{1})} m_{\mathbf{a}}[s_{\mathbf{b}}]$ .

### 4 Enforcement

We are concerned with extending the enforceability result obtained in prior work [5] to the extended setting of bidirectional enforcement. The *enforceability* of a logic rests on the relationship between the semantic behaviour specified by the logic on the one hand, and the ability of the operational mechanism (that of Section 3 in this case) to enforce the specified behaviour on the other.

**Definition 2 (Enforceability [5]).** A formula  $\varphi$  is enforceable iff there exists a transducer m such that m adequately enforces  $\varphi$ . A logic  $\mathcal{L}$  is enforceable iff every formula  $\varphi \in \mathcal{L}$  is enforceable.

Since we have limited control over the SuS that a monitor is composed with, "*m adequately enforces*  $\varphi$ " should hold for *any* (instrumentable) system. In [5] we stipulate that any notion of adequate enforcement should at least entail soundness.

**Definition 3 (Sound Enforcement [5]).** Monitor m soundly enforces a satisfiable formula  $\varphi$ , denoted as  $senf(m, \varphi)$ , iff for every state  $s \in SYS$ , it is the case that  $m[s] \in \llbracket \varphi \rrbracket$ .

*Example 4.* Although showing that a monitor soundly enforces a formula should consider *all* systems, we give an intuition based on  $s_{\mathbf{a}}$ ,  $s_{\mathbf{b}}$ ,  $s_{\mathbf{c}}$  for formula  $\varphi_1$  from Example 1 (restated below) where  $s_{\mathbf{a}} \in [\![\varphi_1]\!]$  (hence  $[\![\varphi_1]\!] \neq \emptyset$ ) and  $s_{\mathbf{b}}$ ,  $s_{\mathbf{c}} \notin [\![\varphi_1]\!]$ .

$$\begin{split} \varphi_1 &\stackrel{\text{\tiny def}}{=} & \max X.[((x)?(y_1), x \neq \mathbf{b})]([(x?(\_))]\text{ff} \land [(x!(y_2))]\varphi'_1) \\ \varphi'_1 &\stackrel{\text{\tiny def}}{=} & ([(x!(\_))]\text{ff} \land [(\mathbf{b}!(y_3), y_3 = (\log, y_1, y_2))]X) \end{split}$$

Recall the transducers  $m_{\mathbf{e}}$ ,  $m_{\mathbf{a}}$ ,  $m_{\mathbf{d}}$ ,  $m_{\mathbf{dt}}$  and  $m_{\mathbf{det}}$  from Example 2:

- $m_{\mathbf{e}}$  is unsound for  $\varphi_1$ . When composed with  $s_{\mathbf{b}}$ , it produces two consecutive output replies (underlined), meaning that  $m_{\mathbf{e}}[s_{\mathbf{b}}] \notin \llbracket \varphi_1 \rrbracket$ :  $m_{\mathbf{e}}[s_{\mathbf{b}}] \stackrel{t_{\mathbf{e}}^1}{\Longrightarrow}$  id $[s_{\mathbf{b}}]$  where  $t_{\mathbf{e}}^1 \stackrel{\text{def}}{=} \mathbf{c}?v_1.\mathbf{c}!\mathrm{ans}(v_1).\mathbf{b}!(\log, v_1, \mathrm{ans}(v_1)).\mathbf{a}?v_2.\mathbf{a}!w_2.\mathbf{a}!w_2$ . Similarly,  $m_{\mathbf{e}}[s_{\mathbf{c}}] \notin \llbracket \varphi_1 \rrbracket$  since the  $m_{\mathbf{e}}[s_{\mathbf{c}}]$  executes the erroneous trace with two consecutive inputs on port a (underlined):  $\mathbf{c}?v_1.\mathbf{c}!\mathrm{ans}(v_1).\mathbf{b}!(\log, v_1, \mathrm{ans}(v_1)).\mathbf{a}?v_2.\mathbf{a}?v_3$ . This demonstrates that  $m_{\mathbf{e}}[s_{\mathbf{c}}]$  can still input two consecutive requests on port a (underlined). Either one of these counter examples disproves  $\mathrm{senf}(m_{\mathbf{e}}, \varphi_1)$ .
- $m_{\mathbf{a}}$  turns out to be *sound* for  $\varphi_1$  because once instrumented, the resulting composite system is adapted to only interact on port **b**. In fact we have  $m_{\mathbf{a}}[s_{\mathbf{a}}], m_{\mathbf{a}}[s_{\mathbf{b}}], m_{\mathbf{a}}[s_{\mathbf{c}}] \in \llbracket \varphi_1 \rrbracket$ . Monitors  $m_{\mathbf{d}}, m_{\mathbf{dt}}$  and  $m_{\mathbf{det}}$  are also *sound* for  $\varphi_1$ . Whereas,  $m_{\mathbf{d}}$  prevents the violation of  $\varphi_1$  by also blocking all input ports except **b**,  $m_{\mathbf{dt}}$  and  $m_{\mathbf{det}}$  achieve the same goal by disabling the invalid consecutive requests and answers that occur on a specific port (except **b**).

By itself, sound enforcement is a weak criterion because it does not regulate the *extent* to which enforcement is applied. More specifically, although  $m_d$  from Example 2 is sound, it needlessly modifies the behaviour of  $s_a$  even though  $s_a$  satisfies  $\varphi_1$ : by blocking the initial input of  $s_{\mathbf{a}}$ ,  $m_{\mathbf{d}}$  causes it to block indefinitely. The requirement that a monitor should not modify the behaviour of a system that satisfies the property being enforced can be formalised using a transparency criterion.

**Definition 4 (Transparent Enforcement [5]).** A monitor m transparently enforces a formula  $\varphi$ , tenf $(m, \varphi)$ , iff for all  $s \in Sys, s \in [\![\varphi]\!]$  implies  $m[s] \sim s$ .  $\Box$ 

*Example 5.* As argued earlier,  $s_{\mathbf{a}}$  suffices to disprove  $\operatorname{tenf}(m_{\mathbf{d}}, \varphi_1)$ . Monitor  $m_{\mathbf{a}}$  from Example 3 also breaches Definition 4: although  $s_{\mathbf{a}} \in [\![\varphi_1]\!]$ , we have  $m_{\mathbf{a}}[s_{\mathbf{a}}] \not\sim s_{\mathbf{a}}$  since for any value v and  $w, s_{\mathbf{a}} \xrightarrow{\mathbf{b}?v} \cdot \xrightarrow{\mathbf{b}!w}$  but  $m_{\mathbf{a}}[s_{\mathbf{a}}] \xrightarrow{\mathbf{b}?v} \cdot \xrightarrow{\mathbf{b}!w}$ . By contrast, monitors  $m_{\mathbf{dt}}$  and  $m_{\mathbf{det}}$  turn out to satisfy Definition 4 as they only intervene when it becomes apparent that a violation will occur. For instance, they only disable inputs on a specific port, as a precaution, following an unanswered request on the same port, and they only disable the redundant responses that are produced after the first response to a request.

By some measures, Definition 4 is still a relatively weak requirement since it only limits transparency requirements to well-behaved systems, and disregards enforcement behaviour for systems that violate a property. For instance, consider monitor  $m_{dt}$  from Example 2 and system  $s_{\mathbf{b}}$  from Example 1. At runtime  $s_{\mathbf{b}}$  can exhibit the following invalid behaviour:  $s_{\mathbf{b}} \stackrel{t_1}{\Longrightarrow} \mathbf{b}!(\log, v, w).s_{\mathbf{a}}$ where  $t_1 \stackrel{\text{def}}{\Longrightarrow} \mathbf{a}?v.\mathbf{a}!w.\mathbf{a}!w$ . In order to rectify this violating behaviour wrt. formula  $\varphi_1$ , it suffices to use a monitor that disables *one* of the responses in  $t_1$ , *i.e.*,  $\mathbf{a}!w$ . Following this disabling, no further modifications are required since the SuS reaches a state that does not violate the remainder of the formula  $\varphi_1$ , *i.e.*,  $\mathbf{b}!(\log, v, w).s_{\mathbf{a}} \in [\![after(\varphi_1, t_1')]\!]$ . However, when instrumented with  $m_{d\mathbf{t}}$ , this monitor does not only disable the invalid response, namely  $m_{d\mathbf{t}}[s_{\mathbf{b}}] \stackrel{\mathbf{a}?v.\mathbf{a}!w.}{\longrightarrow} m_{\mathbf{d}}[\mathbf{b}!(\log, v, w).s_{\mathbf{a}}]$ , but subsequently disables every other action by reaching  $m_{\mathbf{d}}$ ,  $m_{\mathbf{d}}[\mathbf{b}!(\log, v, w).s_{\mathbf{a}}] \stackrel{\tau}{\longrightarrow} m_{\mathbf{d}}[s_{\mathbf{a}}]$ . To this end, we introduce the novel requirement of eventual transparency.

**Definition 5 (Eventually Transparent Enforcement).** Monitor m enforces property  $\varphi$  in an eventually transparent way,  $evtenf(m, \varphi)$ , iff for all systems s, s', traces t and monitors m',  $m[s] \stackrel{t}{\Rightarrow} m'[s']$  and  $s' \in [after(\varphi, t)]$ imply  $m'[s'] \sim s'$ .

*Example 6.* We have already argued why  $m_{\mathbf{dt}}$  does not adhere to eventual transparency via the counterexample  $s_{\mathbf{b}}$ . This is not the case for  $m_{\mathbf{det}}$ . Although the universal quantification over all systems and traces make it hard to prove this property, we get an intuition of why this is the case from  $s_{\mathbf{b}}$ : when  $m_{\mathbf{det}}[s_{\mathbf{b}}] \xrightarrow{\mathbf{a}^2 v_{1}.\mathbf{a}! w_1} \\ \cdot \xrightarrow{\tau} m''_{\mathbf{det}}[\mathbf{b}!(\log, v_1, w_1).s_{\mathbf{a}}]$  we have  $\mathbf{b}!(\log, v_1, w_1).s_{\mathbf{a}} \in [\![after(\varphi_1, \mathbf{a}?v_1.\mathbf{a}!w_1)]\!]$  and that  $m''_{\mathbf{det}}[\mathbf{b}!(\log, v_1, w_1).s_{\mathbf{a}}] \sim \mathbf{b}!(\log, v_1, w_1).s_{\mathbf{a}}$ .

**Corollary 1.** For all monitors  $m \in \text{TRN}$  and properties  $\varphi \in \text{sHML}$ ,  $evtenf(m, \varphi)$  implies  $tenf(m, \varphi)$ .

Along with Definition 3 (soundness), Definition 5 (eventual transparency) makes up our definition for "*m* (adequately) enforces  $\varphi$ ". From Corollary 1, it follows that is definition is stricter than the one given in [5].

**Definition 6 (Adequate Enforcement).** A monitor m (adequately) enforces property  $\varphi$  iff it adheres to (i) soundness, Definition 3, and (ii) eventual transparency, Definition 5.

### 5 Synthesising Action Disabling Monitors

Although Definition 2 enables us to rule out erroneous monitors that purport to enforce a property, the universal quantifications over all systems in Definitions 3 and 5 make it difficult to prove that a monitor does indeed enforce a property correctly in a bidirectional setting. Establishing that a formula is enforceable, Definition 6, involves a further existential quantification over a monitor that enforces it correctly. Moreover, establishing the enforceability of a logic entails yet another universal quantification, on all the formulas in the logic.

We address these problems through an *automated synthesis procedure* that produces an enforcement monitor for *every* SHML formula. We also show that the synthesised monitors are correct, according to Definition 6. For a unidirectional setting, it has been shown that monitors that only administer *omissions* are expressive enough to enforce *safety properties* [32,19,25,5]. Analogously, for our bidirectional case, we restrict ourselves to action disabling monitors and show that they can enforce *any* property expressed in terms of SHML.

Our synthesis procedure is compositional, meaning that the monitor synthesis of a composite formula is defined in terms of the enforcement monitors generated from its constituent sub-formulas. Compositionality simplifies substantially our correctness analysis of the generated monitors (e.g., we can use standard inductive proof techniques). In order to ease a compositional definition, our synthesis procedure is defined in terms of a variant of SHML called SHML<sub>nf</sub>: it is a normalised syntactic subset of SHML that is still as expressive as SHML [2]. An automated procedure to translate an SHML formula into a corresponding SHML<sub>nf</sub> one (with the same semantic meaning) is given in [5,2].

**Definition 7 (sHML normal form).** The set of normalised sHML formulas is generated by the following grammar:

 $\varphi,\psi\in \mathrm{sHML}_{n\!f}\,::=\,\mathrm{tt}\quad |\quad\mathrm{ff}\quad |\quad \bigwedge_{i\in I}[p_i,c_i]\varphi_i\quad |\quad X\quad |\quad \max X.\varphi\;.$ 

In addition,  $\mathrm{SHML}_{nf}$  formulas are required to satisfy the following conditions:

- 1. Every branch in  $\bigwedge_{i \in I} [p_i, c_i] \varphi_i$ , must be disjoint, i.e., for every  $i, j \in I$ ,  $i \neq j$  implies  $[\![(p_i, c_i)]\!] \cap [\![(p_j, c_j)]\!] = \emptyset$ .
- 2. For every  $\max X.\varphi$  we have  $X \in fv(\varphi)$ .

In a (closed) sHML<sub>nf</sub> formula, the basic terms tt and ff can never appear unguarded unless they are at the top level (e.g., we can never have  $\varphi \wedge \text{ff}$  or  $\max X_0 \dots \max X_n$ .ff). Modal operators are combined with conjunctions into one construct  $\bigwedge_{i \in I} [p_i, c_i] \varphi_i$  that is written as  $[p_0, c_0] \varphi_0 \wedge \dots \wedge [p_n, c_n] \varphi_n$  when  $I = \{0, \dots, n\}$  and simply as  $[p_0, c_0] \varphi$  when |I| = 1. The conjunct modal guards must also be *disjoint* so that *at most one* necessity guard can satisfy any particular visible action. Along with these restrictions, we still assume that SHML<sub>nf</sub> fixpoint variables are guarded, and that for every  $((x)?(y), c), y \notin \mathbf{fv}(c)$ .

*Example 7.* The formula  $\varphi_3$  defines a recursive property stating that, following an input on port **a** (carrying any value), prohibits that the system outputs a value of 4 (on any port), unless the output is made on port **a** with a value that is not equal to 3 (in which cases, it recurses).

$$\varphi_3 \stackrel{\text{\tiny def}}{=} \max X.[((x_1)?(y_1), x_1 = \mathbf{a})] \begin{pmatrix} [((x_2)!(y_2), x_2 = \mathbf{a} \land y_2 \neq 3)]X \\ \land [((x_3)!(y_3), y_3 = 4)] \text{ff} \end{pmatrix}$$

 $\varphi_3$  is not an SHML<sub>nf</sub> formula since its conjunction is not disjoint (e.g., the action a!4 satisfies both branches). Still, we can reformulate  $\varphi_3$  as  $\varphi'_3 \in \text{SHML}_{nf}$ :

$$\varphi_3' \stackrel{\text{\tiny def}}{=} \max X.[((x_1)?(y_1), x_1 = \mathbf{a})] \left( \begin{matrix} [((x_4)!(y_4), x_4 = \mathbf{a} \land y_4 \neq 4)]X \\ \land [((x_4)!(y_4), x_4 = \mathbf{a} \land y_4 = 4)] \text{ff} \end{matrix} \right)$$

where  $x_4$  and  $y_4$  are fresh variables.

Our monitor synthesis function in Definition 8 converts an  $\mathrm{SHML}_{nf}$  formula  $\varphi$  into a transducer m. This conversion also requires information regarding the input ports of the SuS, as this is used to add the necessary insertion branches that silently unblock the SuS at runtime. The synthesis function must therefore be supplied with this information in the form of a *finite* set of input ports  $\Pi \subset \mathrm{PORT}$ , which then relays this information to the resulting monitor.

**Definition 8.** The synthesis function (-): SHML<sub>nf</sub> ×  $\mathcal{P}_{fin}(PORT) \rightarrow TRN$  is defined inductively as:

$$(\!(X,\Pi)\!) \stackrel{\text{\tiny def}}{=} X \qquad (\!(\mathsf{tt},\Pi)\!) \stackrel{\text{\tiny def}}{=} (\!(\mathsf{ff},\Pi)\!) \stackrel{\text{\tiny def}}{=} id \qquad (\!(\mathsf{max}\,X.\varphi,\Pi)\!) \stackrel{\text{\tiny def}}{=} \mathit{rec}\,X.(\!(\varphi,\Pi)\!)$$

$$\left( \varphi = \bigwedge_{i \in I} \left[ (p_i, c_i) \right] \varphi_i, \Pi \right) \stackrel{\text{\tiny def}}{=} \operatorname{rec} Y. \left( \sum_{i \in I} \left\{ \begin{array}{ll} \operatorname{dis}(p_i, c_i, Y, \Pi) & \text{if } \varphi_i = \mathrm{ff} \\ (p_i, c_i) . \left( \left( \varphi_i, \Pi \right) \right) & \text{otherwise} \end{array} \right) + \operatorname{def}(\varphi) \right) \right)$$

where  $\operatorname{dis}(p, c, m, \Pi) \stackrel{\text{\tiny def}}{=} \begin{cases} (p, c, \bullet).m & \text{if } p = (x)!(y) \\ \sum_{b \in \Pi} (\bullet, c\{b/x\}, b?v_{def}).m & \text{if } p = (x)?(y) \end{cases}$ 

and 
$$def(\bigwedge_{i \in I}[((x_i)?(y_i), c_i)]\varphi_i \land \psi) \stackrel{\text{\tiny def}}{=} \begin{cases} ((\_)?(\_)).id & \text{when } I = \emptyset \\ ((x)?(y), \bigwedge_{i \in I} (\neg c_i\{x/x_i, y/y_i\})).id & \text{otherwise} \end{cases}$$

where  $\psi$  has no conjuncts starting with an input modality, variables x and y are fresh, and  $v_{def}$  is a default value.

The definition above assumes a bijective mapping between formula variables and monitor recursion variables. Normalised conjunctions,  $\bigwedge_{i \in I} [p_i, c_i]\varphi_i$ , are synthesised as a *recursive summation* of monitors, *i.e.*, rec Y.  $\sum_{i \in I} m_i$ , where Yis fresh, and every branch  $m_i$  can be one of the following:

- (i) when  $m_i$  is derived from a branch of the form  $[p_i, c_i]\varphi_i$  where  $\varphi_i \neq \text{ff}$ , the synthesis produces a monitor with the *identity transformation* prefix,  $(p_i, c_i)$ , followed by the monitor synthesised from the continuation  $\varphi_i$ , *i.e.*,  $(\!\!| \varphi_i, \Pi \!\!| )$ ;
- (*ii*) when  $m_i$  is derived from a violating branch of the form  $[p_i, c_i]$ ff, the synthesis produces an *action disabling transformation* via  $dis(p_i, c_i, Y, \Pi)$ .

Specifically, in clause (ii) the dis function produces either a suppression transformation,  $(p_i, c_i, \bullet)$ , when  $p_i$  is an output pattern,  $(x_i)!(y_i)$ , or a summation of insertions,  $\sum_{\mathbf{b}\in\Pi}(\bullet, c_i\{\mathbf{b}/x_i\}, \mathbf{b}?v_{def}).m_i$ , when  $p_i$  is an input pattern,  $(x_i)?(y_i)$ . The former signifies that the monitor must react to and suppress every matching (invalid) system output thus stopping it from reaching the environment. By not synthesising monitor branches that react to the erroneous input, the latter allows the monitor to hide the input synchronisations from the environment. At the same time, the synthesised insertion branches insert a default domain value  $v_{def}$ on every port  $\mathbf{a} \in \Pi$  whenever the branch condition  $c_i\{\mathbf{b}/x_i\}$  evaluates to true at runtime. This stops the monitor from blocking the resulting composite system unnecessarily.

This blocking mechanism can, however, block unspecified inputs, i.e., those that do not satisfy any modal necessity in the normalised conjunction. This is undesirable since the unspecified actions do not contribute towards a safety violation and, instead, lead to its trivial satisfaction. To prevent this, the default monitor def( $\varphi$ ) is also added to the resulting summation. Concretely, the def function produces a catch-all identity monitor that forwards an input to the SuS whenever it satisfies the negation of all the conditions associated with modal necessities for input patterns in the normalised conjunction. This condition is constructed for a normalised conjunction of the form  $\bigwedge_{i \in I} [((x_i)?(y_i), c_i)]\varphi_i \wedge \psi$ (assuming that  $\psi$  does not include further input modalities). Otherwise, if none of the conjunct modalities define an input pattern, every input is allowed, *i.e.*, the default monitor becomes  $((_-)?(_-))$ .id, which transitions to id after forwarding the input to the SuS.

*Example 8.* Recall (the full version of) formula  $\varphi_1$  from Example 1.

$$\begin{split} \varphi_1 &\stackrel{\text{\tiny def}}{=} \max X.[((x)?(y_1), x \neq \mathbf{b})]([((x_1)?(\_), x_1 = x)] \text{ff} \land [((x_2)!(y_2), x_2 = x)] \varphi'_1) \\ \varphi'_1 &\stackrel{\text{\tiny def}}{=} ([((x_3)!(\_), x_3 = x)] \text{ff} \land [((x_4)!(y_3), x_4 = \mathbf{b} \land y_3 = (\log, y_1, y_2))] X) \end{split}$$

For any arbitrary set of ports  $\varPi,$  the synthesis of Definition 8 produces the following monitor.

$$\begin{split} & m_{\varphi_1} \stackrel{\text{\tiny def}}{=} \operatorname{rec} X.\operatorname{rec} Z.(((x)?(y_1), x \neq \mathbf{b}).\operatorname{rec} Y_1.m'_{\varphi_1}) + ((x_{\operatorname{def}})?(_{-}), x_{\operatorname{def}} = \mathbf{b}).\operatorname{id} \\ & m'_{\varphi_1} \stackrel{\text{\tiny def}}{=} \sum_{\mathbf{a} \in \Pi} (\bullet, \mathbf{a} = x, \mathbf{a}?v_{\operatorname{def}}).Y_1 + ((x_2)!(y_2), x_2 = x).\operatorname{rec} Y_2.m''_{\varphi_1} + ((x_{\operatorname{def}})?(_{-}), x_{\operatorname{def}} \neq x).\operatorname{id} \\ & m''_{\varphi_1} \stackrel{\text{\tiny def}}{=} ((x_3)!(_{-}), x_3 = x, \bullet).Y_2 + ((x_4)!(y_3), x_4 = \mathbf{b} \land y_3 = (\log, y_1, y_2)).X + ((_{-})?(_{-})).\operatorname{id} \end{split}$$

Monitor  $m_{\varphi_1}$  can be optimised by removing redundant recursive constructs such as rec Z.\_ that are introduced mechanically by our synthesis.

Monitor  $m_{\varphi_1}$  from Example 8 (with  $(\![\varphi_1,\Pi]\!] = m_{\varphi_1}$ ) is very similar to  $m_{\text{det}}$  of Example 2, differing only in how it defines its insertion branches for unblocking the SuS. For instance, if we consider  $\Pi = \{\mathbf{b}, \mathbf{c}\}, (\![\varphi_1,\Pi]\!]$  would synthesise two insertion branches, namely  $(\bullet, \mathbf{b} = x, \mathbf{b}?v_{\text{def}})$  and  $(\bullet, \mathbf{c} = x, \mathbf{c}?v_{\text{def}})$ . By contrast,  $m_{\text{det}}$  attains the same result more succinctly via the single insertion branch  $(\bullet, x?v_{\text{def}})$ . Importantly, our synthesis provides the witness monitors needed to show enforceability.

**Theorem 1 (Enforceability).** SHML is bidirectionally enforceable using the monitors and instrumentation of Figure 4.  $\Box$ 

## 6 Conclusions and Related Work

This work extends the framework presented in the precursor to this work [5] to the setting of bidirectional enforcement where observable actions such as inputs and outputs require different treatment. We achieve this by:

- 1. augmenting substantially our instrumentation relation (Figure 4);
- 2. refining our definition of enforcement to incorporate transparency over violating systems (Definition 6); and
- 3. providing a more extensive synthesis function (Definition 8) that is proven correct (Theorem 1).

Future work. There are a number of possible avenues for extending our work. One immediate step would be the implementation of the monitor operational model presented in Section 3 together with the synthesis function described in Section 5. This effort should be integrated it within the detectEr tool suite [16,10,14,15]. This would allow us to assess the overhead induced by our proposed bidirectional monitoring [4]. Another possible direction would be the development of behavioural theories for the transducer operational model presented in Section 3, along the lines of the refinement preorders studied in earlier work on sequence recognisers [21,20,3]. Finally, applications of the theory, along the lines of [30] are also worth exploring.

Related work. As we discussed already in the Introduction, most work on RE assumes a trace-based view of the SuS [39,32,33], where few distinguish between actions with different control profiles (e.g., inputs versus outputs). Although shields [28] can analyse both input and output actions, they still perform unidirectional enforcement and only modify the data associated with the output actions. The closest to our work is that by Pinisetty et al. [35], who consider bidirectional RE, modelling the system as a trace of input-output pairs. However, their enforcement is limited to replacements of payloads and their setting is too restrictive to model enforcements such as action rerouting and the closing of ports. Finally, Lanotte et al. [30] employ similar synthesis techniques and correctness criteria to ours (Definitions 3 and 4) to generate enforcement monitors for a timed setting.

## References

- Aceto, L., Achilleos, A., Francalanza, A., Ingólfsdóttir, A.: A Framework for Parameterized Monitorability. In: FoSSaCS. pp. 203–220. Springer (2018)
- Aceto, L., Achilleos, A., Francalanza, A., Ingólfsdóttir, A., Kjartansson, S.O.: Determinizing monitors for HML with recursion. J. Log. Algebraic Methods Program. 111, 100515 (2020). https://doi.org/10.1016/j.jlamp.2019.100515
- Aceto, L., Achilleos, A., Francalanza, A., Ingólfsdóttir, A., Lehtinen, K.: The Best a Monitor Can Do. In: CSL. LIPIcs, vol. 183, pp. 7:1–7:23. Schloss Dagstuhl (2021). https://doi.org/10.4230/LIPIcs.CSL.2021.7
- Aceto, L., Attard, D.P., Francalanza, A., Ingólfsdóttir, A.: On benchmarking for concurrent runtime verification. In: FASE. LNCS, vol. 12649, pp. 3–23. Springer (2021). https://doi.org/10.1007/978-3-030-71500-7\_1
- Aceto, L., Cassar, I., Francalanza, A., Ingólfsdóttir, A.: On Runtime Enforcement via Suppressions. In: CONCUR. vol. 118, pp. 34:1–34:17. Schloss Dagstuhl (2018). https://doi.org/10.4230/LIPIcs.CONCUR.2018.34
- Aceto, L., Cassar, I., Francalanza, A., Ingólfsdóttir, A.: On bidirectional enforcement. Tech. rep., Reykjavik University (2020), http://icetcs.ru.is/theofomon/ bidirectionalRE.pdf
- Aceto, L., Ingólfsdóttir, A.: Testing Hennessy-Milner Logic with Recursion. In: Thomas, W. (ed.) FoSSaCS. pp. 41–55. Springer (1999)
- Aceto, L., Ingólfsdóttir, A., Larsen, K.G., Srba, J.: Reactive Systems: Modelling, Specification and Verification. Cambridge Univ. Press, NY, USA (2007)
- Alur, R., Černý, P.: Streaming Transducers for Algorithmic Verification of Single-pass List-processing Programs. In: POPL. pp. 599–610. ACM (2011). https://doi.org/10.1145/1926385.1926454
- Attard, D.P., Francalanza, A.: A Monitoring Tool for a Branching-Time Logic. In: RV. pp. 473–481. Springer (2016). https://doi.org/10.1007/978-3-319-46982-9\_31
- 11. Bielova, N., Massacci, F.: Do you really mean what you actually enforced?-edited automata revisited. Journal of Information Security **10**(4), 239–254 (2011)
- Bocchi, L., Chen, T.C., Demangeon, R., Honda, K., Yoshida, N.: Monitoring networks through multiparty session types. TCS 669, 33 – 58 (2017)
- 13. Cassar, I.: Developing Theoretical Foundations for Runtime Enforcement. Ph.D. thesis, University of Malta and Reykjavik University (2021)
- Cassar, I., Francalanza, A., Aceto, L., Ingólfsdóttir, A.: eAOP: An Aspect Oriented Programming Framework for Erlang. In: Erlang. ACM SIGPLAN (2017)
- Cassar, I., Francalanza, A., Attard, D.P., Aceto, L., Ingólfsdóttir, A.: A Suite of Monitoring Tools for Erlang. In: RV-CuBES. Kalpa Publications in Computing, vol. 3, pp. 41–47. EasyChair (2017)
- Cassar, I., Francalanza, A., Said, S.: Improving Runtime Overheads for detectEr. In: FESCA. EPTCS, vol. 178, pp. 1–8 (2015)
- Chen, T.C., Bocchi, L., Deniélou, P.M., Honda, K., Yoshida, N.: Asynchronous Distributed Monitoring for Multiparty Session Enforcement. In: TGC. pp. 25–45. Springer (2012)
- Falcone, Y., Fernandez, J.C., Mounier, L.: Synthesizing enforcement monitors wrt. the safety-progress classification of properties. In: Information Systems Security. Springer (2008)
- Falcone, Y., Fernandez, J.C., Mounier, L.: What can you verify and enforce at runtime? Journal on Software Tools for Technology Transfer 14(3), 349 (2012)

- Francalanza, A.: Consistently-Detecting Monitors. In: CON-CUR. LIPIcs, vol. 85, pp. 8:1–8:19. Dagstuhl, Germany (2017). https://doi.org/10.4230/LIPIcs.CONCUR.2017.8
- Francalanza, A.: A Theory of Monitors. Information and Computation p. 104704 (2021). https://doi.org/https://doi.org/10.1016/j.ic.2021.104704
- Francalanza, A., Aceto, L., Ingólfsdóttir, A.: Monitorability for the Hennessy-Milner logic with recursion. Formal Methods in System Design 51(1), 87–116 (2017)
- Hennessy, M., Lin, H.: Proof systems for message-passing process algebras. Formal Aspects of Computing 8(4), 379–407 (1996). https://doi.org/10.1007/BF01213531
- Hennessy, M., Liu, X.: A Modal Logic for Message Passing Processes. Acta Informatica 32(4), 375–393 (Apr 1995). https://doi.org/10.1007/BF01178384
- van Hulst, A.C., Reniers, M.A., Fokkink, W.J.: Maximally permissive controlled system synthesis for non-determinism and modal logic. Discrete Event Dynamic Systems 27(1), 109–142 (2017)
- Jia, L., Gommerstadt, H., Pfenning, F.: Monitors and blame assignment for higherorder session types. In: POPL. pp. 582–594. ACM, NY, USA (2016)
- Khoury, R., Tawbi, N.: Which security policies are enforceable by runtime monitors? a survey. Computer Science Review 6(1), 27–45 (2012)
- Könighofer, B., Alshiekh, M., Bloem, R., Humphrey, L., Könighofer, R., Topcu, U., Wang, C.: Shield synthesis. Formal Methods in System Design 51(2), 332–361 (Nov 2017)
- Kozen, D.C.: Results on the propositional μ-calculus. Theoretical Computer Science 27, 333–354 (1983)
- 30. Lanotte, R., Merro, M., Munteanu, A.: Runtime enforcement for control system security. In: CSF. pp. 246–261. IEEE (2020). https://doi.org/10.1109/CSF49147.2020.00025
- Larsen, K.G.: Proof systems for satisfiability in Hennessy-Milner logic with recursion. Theoretical Computer Science 72(2), 265–288 (1990)
- Ligatti, J., Bauer, L., Walker, D.: Edit automata: enforcement mechanisms for run-time security policies. Journal of Information Security 4(1), 2–16 (2005)
- Ligatti, J., Bauer, L., Walker, D.: Run-time enforcement of nonsafety policies. ACM Trans. Inf. Syst. Secur. 12(3), 19:1–19:41 (Jan 2009)
- Milner, R., Parrow, J., Walker, D.: A Calculus of Mobile Processes, I. Information and Computation 100(1), 1–40 (1992)
- Pinisetty, S., Roop, P.S., Smyth, S., Allen, N., Tripakis, S., Hanxleden, R.V.: Runtime enforcement of cyber-physical systems. ACM Trans. Embed. Comput. Syst. 16(5s), 178:1–178:25 (Sep 2017)
- Rathke, J., Hennessy, M.: Local model checking for value-passing processes (extended abstract). In: TACS. pp. 250–266. Springer (1997)
- Sakarovitch, J.: Elements of Automata Theory. Cambridge University Press, New York, NY, USA (2009)
- Sangiorgi, D.: Introduction to Bisimulation and Coinduction. Cambridge University Press, New York, NY, USA (2011)
- Schneider, F.B.: Enforceable security policies. ACM Transactions on Information and System Security (TISSEC) 3(1), 30–50 (2000)