Energy-Driven Design Space Exploration of Tiling-Based Accelerators for Heterogeneous Multiprocessor Architectures

Baptiste Roux∗, Matthieu Gautier†, Olivier Sentieys∗, Jean-Philippe Delahaye‡

∗ Univ Rennes, INRIA, CNRS, IRISA, France
† Univ Rennes, CNRS, IRISA, France
‡ DGA MI, French MoD, France
Email: matthieu.gautier@irisa.fr

Abstract—Programming heterogeneous multiprocessor architectures combining multiple processor cores and hardware accelerators is a real challenge. Computer-aided design and development tools try to reduce the large design space by simplifying hardware-software mapping mechanisms. However, energy consumption is not well supported in most of design space exploration methodologies due to the difficulty to estimate energy consumption fast and accurately. To this aim, this paper proposes and validates an exploration method for partitioning tiling-based parallel applications on software cores and hardware accelerators under energy-efficiency constraints. The methodology is based on energy and performance measurement of a tiny subset of the design space and an analytical formulation of the performance and energy of an application kernel mapped onto a heterogeneous architecture. This closed-form expression is captured and solved using Mixed Integer Linear Programming, which allows for very fast exploration and results in the best hardware and software partitioning under energy constraint. The approach is validated on two application kernels using a Zynq-based architecture showing more than 12% acceleration speed-up and energy saving compared to standard approaches. Results also show that the most energy-efficient solution is application- and platform-dependent and moreover hardly predictable, which highlights the need for fast exploration tools as in this paper.

I. INTRODUCTION

In the last decade, the design of high-performance embedded systems was pushed to increase computational power while maintaining low energy consumption. With the advent of Multiprocessor System-on-Chip (MpSoC) architectures, simplification of processor cores decreased power consumption per operation, while the multiplication of cores brought performance improvement. However, the dark silicon issue [1] led to the benefit of augmenting programmable processors with specialized hardware accelerators and to the rise of Heterogeneous MpSoC (HMpSoC) combining both software (SW) and hardware (HW) computational resources.

For these heterogeneous computing platforms, performance and energy consumption depend on a large set of parameters such as the HW/SW partitioning, the type of HW implementation or the communication cost. Design Space Exploration (DSE) consists in adjusting these parameters while monitoring a set of metrics (execution time, power, energy efficiency) to find the best mapping of the application on the targeted architecture. DSE is a complex task. To motivate this work, we start by illustrating the different possible trade-offs on a computation-intensive matrix multiplication kernel. Fig. 1 plots the execution time and energy needed to compute this kernel according to different HW/SW partitioning on a Zynq platform (for more details on the experimental setup, see Section VII). From the left to the right, HW/SW solutions are explored from full SW to full HW execution by varying the amount of computation allocated onto the HW cores. As shown, the best solution is not the full HW but an intermediate distribution across SW and HW cores, which cannot be trivially discovered without large design space exploration. The size of this design space moreover increases exponentially with design parameters, which highlights the need for fast exploration tools.

DSE was already addressed by a large set of studies. Earlier works have introduced accurate tools based on simulation techniques, e.g., [2], [3], [4], [5]. However with the advent of the many-core era and the explosion of the design space size, the simulation-based approach is no longer an efficient
solution. To tackle this issue, some recent analytical methods were already proposed, as in [6], [7], [8], [9], [10], but they mainly rely on dedicated specification languages or architectures, which narrow their scope and prevent their use with legacy applications. Moreover, with the shift from performance-aware to energy-aware designs, DSE frameworks started to integrate power models, e.g., Watch [11], SimplePower [12], and Parade [5]. These power modeling tools require simulations of the application, which drastically increases the exploration time.

In this paper, a DSE method based on an analytical power model is proposed to circumvent the computation time bottleneck of state-of-the-art power models solely based on simulation. The execution costs of tasks are directly extracted on the real architecture and inserted in a communication-based power model. The proposed method considers only the acceleration of the critical kernels that generate bottlenecks on a full application. It therefore focuses on the design of computation-intensive accelerators that can be parallelized into multiple homogeneous tasks using tiling techniques. These tasks can be executed using either SW (processors) or HW (accelerators) computational cores. For this purpose, the problem is formulated with Mixed Integer Linear Programming (MILP) and can be solved within a second. The contributions of the paper are:

- a method for quickly estimating the energy consumption of tiling-based parallel application kernels based on task computation-cost extraction and communication-based power modeling,
- an energy-driven DSE suitable for heterogeneous architectures based on an MILP formulation,
- a validation of the proposed DSE and parameter extraction for two application kernels on the Zynq heterogeneous platform from Xilinx.

This paper is organized as follows. Section III introduces an overview of the proposed DSE method. Section IV presents the extraction method of the time and energy parameters. Section V analyzes the design space size and proposes the MILP formulation as a set of constraints. Experimental setup is given in Section VI. Section VII shows the parameter extraction results and evaluates the resulting configuration of the proposed DSE. Finally, conclusions are given in Section VIII.

II. RELATED WORK

In this section, several DSE tools that target MpSoC, HW accelerators or HMPSoC are presented. These DSE aim at evaluating system-level performance and helping the user to find efficient solutions.

The first simulation-based DSE framework targeting heterogeneous architectures has been proposed by Erbas et al. in [2]. The Sesame framework targets system-level performance evaluation and architecture exploration of heterogeneous multimedia embedded systems. The exploration problem is multi-objective as it focuses on optimizing performance, power, and cost and is solved using both trace-driven co-simulations and a genetic solver. More recently, new frameworks have been proposed [3], [4], [5]. They mainly rely on high-level simulations combined with power model to estimate the consumed energy. For instance, Parade [5] proposes to enhance the network-on-chip simulator gem5 [13] using the power modeling tool McFat [14]. The major drawback of any simulation-based approach is their inability to cover a large design space, since each simulation evaluates only one design point.

On the other hand, analytical-based DSE techniques [6], [7], [8] enable to widely explore the design space of the application. However, some of these models need a description of the targeted architectures and applications within a custom modeling structure. The other methods target a small scope of many-core architectures and can hardly be generalized to heterogeneous architectures. Some tools dedicated to hardware-component exploration propose to quickly estimate the achievable performance at a pre-register transfer level [15]. In [16] and [17], the authors use analytic model of accelerator design alongside with a high-level description of the algorithm to quickly sketch the achievable power, performance, and area of the accelerator.

In this paper, a new approach is introduced to reduce the gap between simulation-based DSE methods providing accurate performance estimations and analytical-based DSE techniques that can quickly evaluate performance. The proposed solution targets HMPSoC architectures and relies on an architecture model and a semi-analytic method to quickly extract cost parameters on a real architecture.

III. OVERVIEW OF PROPOSED DSE FLOW

This section introduces the proposed design flow and briefly describes the content of each design step. The proposed DSE, depicted in Fig. 2, proposes to optimize the HW/SW partitioning and the mapping on the cores under user-defined objectives. An energy objective is especially considered in this approach. The flow targets tiling-based parallel applications and relies on an analytical power model that provides the DSE framework with the execution time and energy of a HW/SW configuration.

A. Tiling-Based Parallel Applications

Tiling is a well-known parallelization technique in the compiler domain [18]. In general, tiling maps an $n$-deep loop nest into a $2n$-deep one where the most inner $n$ loops include only a fixed number of iterations. Tiling refers to the partitioning of the iteration space into polyhedral blocks. This transformation was initially introduced to increase data locality of applications. Tiling reduces the volume of data accessed between reuse instances of an element, allowing a reusable element to remain in the cache until the next time it is accessed. When dealing with accelerator, this property is useful as it comes with the use of small scratchpad memory. After preliminary transformations on the iteration space (skewing, loop-merging, etc.), tiling exposes the data parallelism of an application. As a consequence, within a dimension of the iteration space, tiles are independent and could be executed in parallel. In short, the tiling transformation has three main advantages in the case of accelerator design: it increases data-reuse with small scratchpad buffer; it exposes
coarse-grain parallelism that could be exploited in HW/SW partitioning; within each tile, fine-grain parallelism could be used to draw the full power of the HW architecture. PARSEC benchmarks [19], considered as a representative batch of applications, include 8 applications over the 12 available which are data-parallel. Thus, after small transformations on the iteration space, we can consider that 2/3 of applications are good candidates for tiling. In the following, we focus on 2D-applications with an \( N \) by \( M \) iteration space. Tiling is applied with rectangular tiles composed of \( N_i \) by \( M_i \) elements. Thus, a set of \( N_{tiles} = \frac{N}{N_i} \times \frac{M}{M_i} \) tiles are distributed among the execution cores of the target architecture. The tiled application is depicted on top-right of the DSE flow in Fig. 2. Allocation of tiles to HW and SW resources is the output of the DSE flow.

### B. Heterogeneous Architectures

In our model, heterogeneous architectures are considered to be composed of \( N_{SW} \) software and \( N_{HW} \) hardware computation cores. All SW cores could rely on the same processor architecture or could be a set of heterogeneous processor cores. HW cores are implemented in the Programmable Logic (PL) fabric. The PL can be partitioned into at most \( N_{HW} \) independent HW cores where \( N_{HW} \) is the number of available memory ports within the PL. This restriction, based on the maximum number of simultaneous data transfers to/from the main memory, essentially prevents the occurrence of memory congestion that leads to unpredictable memory access-time and energy cost. Moreover, all the resources used by the cores should be less than the overall resources available in the architecture. As an example, the Zynq architecture from Xilinx is a representative case of heterogeneous architectures and is the one that will be used in our experiments. Fig. 3 shows a representation of the memory hierarchy of the Zynq chip. It is composed of two homogeneous SW cores tightly coupled with an FPGA PL fabric. HW cores communicate with SW ones through four dedicated ports (High Performance Port (HP)) of the Double-Data-Rate (DDR) memory or using the L2 cache with the Accelerator Coherency Port (ACP). Four other General Purpose (GP) ports are available for FPGA configuration and synchronization, and for communications with standard peripherals. The Zynq architecture will be more detailed in Fig. 5a in the experimental setup section.

### C. DSE Objectives

The goal of the proposed DSE method is to find the best configuration that minimizes the user objective, which can be either execution time or total energy consumption of the application. A configuration is a vector \( \vec{C} \) composed of the tile distribution among the SW and HW cores and of the implementation type used for each of the \( N_{HW} \) cores. An example of such distribution is represented in Fig. 2 at the output of the DSE. Let \( tiles_{SW}^i \) and \( tiles_{HW}^j \) be the number of tiles allocated to the SW core \( i \) and to HW core \( j \), respectively. The HW cores could use one computation block within a set of available implementations which have different area-latency-energy trade-offs. As an example, Fig. 2 depicts on its upper left different HW designs, each of them corresponding to an implementation of a computation block with different area, energy, and latency costs. For generality purpose, such implementations could be obtained through hardware exploration tools such as [16]. In our case, hardware exploration was performed manually during the experiments with the help of high-level synthesis. The computation block specification is synthesized under various latency constraints to obtain different implementations varying from 1 to \( N_{impl} \), with \( impl_j \) representing the implementation used in the HW core \( j \). Under these assumptions, a configuration \( \vec{C} \) is defined as

\[
\vec{C} = \{ tiles_{SW}^1, \ldots, tiles_{SW}^{N_{SW}}; \\
(tiles_{HW}^1, impl_1); \ldots; (tiles_{HW}^{N_{HW}}, impl_{N_{HW}}) \},
\]

(1)

where the tuple \( (tiles_{HW}^j, impl_j) \) is the number of tiles allocated to HW core \( j \) using a computation block build upon implementation \( impl_j \). The aim of the DSE is therefore to find

---

1We use the term “best” as our MILP formulation will guarantee to find the best solution according to the defined model.
the best configuration $C_{opt}$ that minimizes the cost (time or energy) objective such as:

$$C_{opt} = \min_{\vec{C}} \text{Cost}(\vec{C}),$$

where the function $\text{Cost}()$ relies on the analytical models described in the next section.

### D. Energy and execution time models

The execution time and power models are introduced in this section. The energy consumption of an application executed on a heterogeneous multiprocessor architecture depends on three main sources: static energy dissipated during execution time, dynamic energy consumption used for computations, and energy used for communications between processing cores. Applications are composed of $N_{\text{tiles}}$ independent tiles that could be executed in parallel. The execution of a tile is atomic and the energy and time needed for its computation only depends on the targeted execution core. The amount of required data for tile computation is assumed to be known at compile time. HW cores are managed with low-level calls and interruptions encapsulated within a SW thread. Spawning the threads among computation cores is performed sequentially and begins with HW cores to minimize the number of context switches within the operating system.

1) **Computation time**: For a configuration $\vec{C}$, the total computation time is

$$T_i(\vec{C}) = \max \left[ T_{\text{HW}}(\vec{C}), T_{\text{SW}}(\vec{C}) \right]$$

where $T_{\text{SW}}$ and $T_{\text{HW}}$ corresponds to the computation time on the SW and HW cores, respectively, computed as:

$$T_{\text{HW}}(\vec{C}) = \max_{j \in \{1...N_{\text{HW}}\}} \left[ \text{tiles}_{\text{HW}}^j \times T^\text{impl}_{\text{comp}} + j \times T_{\text{spawn}} \right]$$

$$T_{\text{SW}}(\vec{C}) = \max_{i \in \{1...N_{\text{SW}}\}} \left[ \text{tiles}_{\text{SW}}^i \times T^\text{SW}_{\text{comp}} + (N_{\text{HW}}^\text{used}(\vec{C}) + i) \times T_{\text{spawn}} \right]$$

with $T^\text{impl}_{\text{comp}}$ and $T^\text{SW}_{\text{comp}}$ the computation time of a tile computed on HW implementation $j$ and on SW core $i$, respectively. $T_{\text{spawn}}$ represents the time needed to configure and spawn a computation thread. $N_{\text{HW}}^\text{used}(\vec{C})$ represents the number of HW cores used with configuration $\vec{C}$:

$$N_{\text{HW}}^\text{used}(\vec{C}) = \sum_{j=1}^{N_{\text{HW}}} \left\{ \begin{array}{ll} 1, & \text{if } \text{tiles}_{\text{HW}}^j > 0 \\ 0, & \text{else} \end{array} \right.$$  \hspace{1cm} (5)

2) **Energy consumption**: The total energy $E_t(\vec{C})$ consumed by the execution of the tiled application on configuration $\vec{C}$ comprises the static energy $E_{\text{stat}}$, the energy consumed $E_{\text{SW}}$ by SW cores and the energy consumed $E_{\text{HW}}$ by the HW cores. Both SW and HW energy consumption values are dynamic energy used for computations and communications. The total energy $E_t(\vec{C})$ is therefore:

$$E_t(\vec{C}) = E_{\text{stat}} + \sum_{i=1}^{N_{\text{SW}}} (\text{tiles}_{\text{SW}}^i \times E_{\text{comp}}^\text{SW}_i + E_{\text{com}}^\text{SW})$$

$$+ \sum_{j=1}^{N_{\text{HW}}} (\text{tiles}_{\text{HW}}^j \times E_{\text{comp}}^\text{impl}_j + E_{\text{com}}^\text{HW})$$

$$= E_{\text{SW}} + E_{\text{HW}}$$

where $E_{\text{com}}^\text{SW}$ and $E_{\text{com}}^\text{HW}$ are the energy of communications for a tile computed on SW and HW, respectively. These parameters include the energy costs of both the communication channel and the memory access. $E_{\text{comp}}^\text{impl}$ and $E_{\text{com}}^\text{HW}$ represent the energy required to compute a tile on SW core $i$ and on HW implementation $j$, respectively.

In the next section, we propose a method to estimate the computational energy of a tile and the energy due to communications between cores.

### IV. Estimation of Computation and Communication Parameters

#### A. Communication Parameter Extraction

In Eq. (6), communication parameters $E_{\text{com}}^\text{SW}$ and $E_{\text{com}}^\text{HW}$ represent the energy required to read and write data for the computation of one tile on a SW core and a HW core, respectively. The extraction of these parameters is performed using the method introduced in [20].

The proposed methodology relies on the use of micro-benchmarks that stress a specific communication path of the architecture. As illustrated by the architecture shown in Fig. 3, a HMpSoC architecture is composed of four kinds of communication channels: SW core to SW memory (L2 cache); SW memory to DDR memory; HW core to SW memory (L2 cache); and HW core to DDR memory. To determine the parameters of this architecture model, a set of micro-benchmarks must be build as follows:

- **SwChannel**: this micro-benchmark focuses on the communication cost between processing core and SW memory level. It generates read or write accesses in an array allocated in SW memory.
- **MemoryChannel**: this micro-benchmark focuses on the communication cost between SW memory and DDR memory. These parameters can not be measured directly. To this aim, the micro-benchmark generates read or write accesses in an array allocated in the DDR memory from the SW core and then deduces MemoryChannel parameters by subtracting the SwChannel values.
- **HwSwChannel**: this micro-benchmark focuses on the communication cost between HW accelerators and SW memory level. It generates read or write accesses in an array allocated in SW memory.
- **HwChannel**: this micro-benchmark focuses on the communication cost between HW accelerators and DDR memory. It generates read or write accesses in an array allocated in DDR memory.
All these micro-benchmark executions are parameterized with the size of the data $N$ to communicate.

When processing cores compute one tile, a solving function can be used to compute the resulting communication cost. Let $C$ be the set of communication channels used to execute one tile, $C = \{\text{SwHwChannel$_{\text{read}}$, SwHwChannel$_{\text{write}}$, HwChannel$_{\text{read}}$, HwChannel$_{\text{write}}\}$ for HW core and $C = \{\text{SwChannel$_{\text{read}}$, SwChannel$_{\text{write}}$, MemoryChannel$_{\text{read}}$, MemoryChannel$_{\text{write}}\}$ for SW core. The communication energy can be expressed as

$$E_{\text{com}}^{\text{HW/SW}}(N) = \sum_{c \in C} e_{0,c} N + e_{1,c},$$

where $e_{0,c}$ and $e_{1,c}$ are energy parameters of the $c^{th}$ crossed channel estimated from the microbenchmarks. Section VII-A will give the extracted energy parameters for the channels used by the target applications.

### B. Computation Parameter Extraction

Computation parameters represent the energy and time required to execute a tile for a given configuration (each HW implementation and type of SW core). To extract these parameters, execution traces with time and energy information are needed for each configuration. Characterizing the whole design space would require too many traces and therefore represent a very long time. To reduce this characterization time, we only consider configurations in a subset of the design space defined as the basic architecture with one SW core and one HW core. Therefore, with an application on $N_{\text{tiles}}$ tiles, an architecture with $N_{\text{impl}}$ HW implementations and $N_{\text{core}}$ types of SW processor and assuming that $N_{\text{tiles}} \geq 0$, $N_{\text{impl}} > 0$, and $N_{\text{core}} > 0$, the subset size is defined by the following polyhedron:

$$[N_{\text{tiles}}, N_{\text{impl}}, N_{\text{core}}] \rightarrow (1 + N_{\text{tiles}}), \max(N_{\text{impl}}, N_{\text{core}}).$$

In addition, the execution traces are performed on equally distributed samples which are representative points of HW and SW tile distributions. In Section VII-A, we show that only 9 sample configurations are required to achieve good parameter extraction accuracy with an application composed of $N_{\text{tiles}} = 256$ tiles. The approach restricting the subset of the design space to the basic architecture, combined with the sampling of the traces, enables to extract the computation parameters with a very small subset of execution traces in the total design space. For instance, if we consider a tiled application with $N_{\text{tiles}} = 256$, four available implementations and two kinds of SW processor, the execution traces needed for parameters extraction represent less than 3.6 % of the design space. The execution traces are then processed with a Least Squared Root (LSR) algorithm to extract parameters. LSR computes the parameter values that minimize the squared error between the measurements and the cost function.

The execution time parameters are extracted with the time cost function defined in Eq. (4). For each execution trace, the sample configuration involving implementation $\text{impl}_j$ and SW type $SW_i$ is known as well as the overall execution time. The LSR algorithm extracts the values of parameters $T_{\text{impl}}^{\text{SW}}$ and $T_{\text{sw}}$. The energy parameters are extracted with the energy cost function introduced in Eq. (6). For an execution trace involving $\text{impl}_j$ and SW type $SW_i$, the overall energy consumption, the communication energy, $E_{\text{SW}}^{\text{impl}}$ and $E_{\text{com}}^{\text{SW}}$, and the static energy $E_{\text{static}}$ are computed. Then, the LSR algorithm extracts the values of parameters $E_{\text{comp}}^{\text{impl}}$ and $E_{\text{comp}}^{\text{SW}}$. The generation of the execution traces is detailed in Section VI and the parameter extractions are given in Section VII-A.

### V. Design Space Exploration

The second main part of the methodology is the design space exploration. To demonstrate that exploring the design space would lead to large variation in the cost function and to a prohibitive number of solutions, we first describe the case of an exhaustive search. Then, a Mixed Integer Linear Programming (MILP) formulation is proposed to solve the DSE problem and find the best solution.

#### A. Exhaustive search

Let the target architecture be similar to the Zynq architecture with two SW cores of the same type and four HW cores. The design space is described as a polyhedron and its size can be calculated with the help of the isl library [21]. As a result, the design space size is defined with the following polynomial with $N_{\text{impl}}$ and $N_{\text{tiles}}$ as parameters:

$$[N_{\text{impl}}, N_{\text{tiles}}] \rightarrow N_{\text{impl}}^4 \times (1 + \frac{137}{90} \times N_{\text{tiles}} + \frac{1}{2} \times N_{\text{tiles}}^2 + \frac{1}{5} \times N_{\text{tiles}}^3 + \frac{1}{120} \times N_{\text{tiles}}^4).$$

For instance with $N_{\text{impl}} = 3$ and $N_{\text{tiles}} = 256$, the design space is composed of $7,866 \times 10^{11}$ points. If the energy and time consumption can be obtained in about 1ms and using 1kb of memory, the exhaustive DSE would take more than 9 days and a prohibitive amount of memory, which is therefore not a valid approach. Fig. 4a shows a randomly chosen subset of the design space configurations (blue points) for the matrix multiplication kernel. The figure plots the energy consumption as a function of the percentage of used HW equivalent to the proportion of tiles computed on the HW accelerator fabric. Fig. 4b shows, for the same explored configurations, energy consumption as a function of the percentage of resources used in the HW. These plots demonstrate that the design space is very large and the exploration does not guarantee the implementation validity of the obtained configurations. An non-valid configuration in Fig. 4 is a configuration that requires more than the available on-chip resources.

To tackle this issue, the following section introduces an optimization method based on MILP formulation, which solves the problem defined by (2) and finds the best solution in the design space. Fig. 4a and Fig. 4b also plot the solution obtained thanks to MILP optimization (configuration plotted with a red cross) presented in the next section.

#### B. MILP formulation

Mixed Integer Linear Programming (MILP) is a well-known general framework for capturing partitioning problems. With this approach, constraints are defined as a set
of inequalities with Boolean, integer (discrete) and non-integer (continuous) variables. Then, solutions can be efficiently determined using commercial or open source solvers. The optimization is defined with a linear objective function. The intersection of the inequality constraints represents a polyhedron of the feasible solution. The objective function defines a direction into the solution space and the optimal solution is found at the intersection between the objective function and the feasible solutions. This section introduces the set of inequalities that captures the constraints of our problem. Then the cost and objective functions are defined.

1) Model constraints:
   a) Coverage constraints: To ensure that each tile is computed only once, the coverage constraint is:
      \[
      N_{\text{tiles}} = N_{\text{SW}} \sum_{i=1}^{N_{\text{HW}}} \text{tiles}^i_{\text{SW}} + \sum_{j=1}^{N_{\text{HW}}} \text{tiles}^j_{\text{HW}}. \tag{10}
      \]
   
   b) Unicity constraints: To ensure that only one hardware implementation is used for each HW thread, the variable \(\text{usedImpl}^i_{\text{type}}\) is defined as:
      \[
      \text{usedImpl}^i_{\text{type}} = \begin{cases} 
      1, & \text{if } \text{impl}_j = \text{type} \\
      0, & \text{else}
      \end{cases} \tag{11}
      \]
      This variable has binary values and can be multiplied by other variable without introducing unsolvable non-linearity in the model. The unicity constraint, ensuring that only one implementation is used in each HW core, is:
      \[
      \forall j \in \{1 \ldots N_{\text{HW}}\} : \sum_{\text{type}=1}^{N_{\text{impl}}} \text{usedImpl}^i_{\text{type}} \leq 1. \tag{12}
      \]
   
   c) Resource constraints: The HW part (PL fabric) of the target architecture is constrained by the quantity of available resources. The resources are not shared between the \(N_{\text{impl}}\) implementations, each HW core uses therefore its own set of resources. These resources are separated into four distinct types: Blocks RAM (BRAM), Arithmetic blocks (DSP), Flip-flops (FF), and Look-Up Tables (LUT). The resource constraint, which guarantees the availability of resources, is defined as:
      \[
      \forall r \in \{\text{BRAM, DSP, FF, LUT}\} : 
      \sum_{j=1}^{N_{\text{HW}}} \sum_{\text{type}=1}^{N_{\text{impl}}} \text{usedImpl}^i_{\text{type}} \times \text{RscCost}^r_{\text{type}} \leq \text{avlbRsc}_r, \tag{13}
      \]
      where \(\text{RscCost}^r_{\text{type}}\) is the cost in resource \(r\) of implementation \(\text{type}\) and \(\text{avlbRsc}_r\) the available resource of type \(r\) in the architecture. These constraints prevent the occurrence of invalid configurations.

2) Cost functions:
   a) Time cost function: By including Eq. (11) in the cost function of Eq. (4), two distinct cost functions can be defined. Eqs. (14) and (15) compute the execution time of a HW thread and SW thread, respectively.
      \[
      \forall j \in \{1 \ldots N_{\text{HW}}\} : 
      T^j_{\text{HW}} = \text{tiles}^j_{\text{HW}} \times \sum_{\text{type}=1}^{N_{\text{impl}}} (T^r_{\text{comp}} \times \text{usedImpl}^i_{\text{type}}) + j \times T_{\text{spawn}} \tag{14}
      \]
      \[
      \forall i \in \{1 \ldots N_{\text{SW}}\} : 
      T^i_{\text{SW}} = \text{tiles}^i_{\text{SW}} \times T^r_{\text{comp}} + (N^i_{\text{HW}} + i) \times T_{\text{spawn}} \tag{15}
      \]
      These functions are built upon the computation time parameters, the number of allocated tiles, and the time needed for thread spawning. Finally, the total execution time of the application \(T_i\) is estimated by
      \[
      T_i = \max \left[ \max_{j \in \{1 \ldots N_{\text{HW}}\}} (T^j_{\text{HW}}), \max_{i \in \{1 \ldots N_{\text{SW}}\}} (T^i_{\text{SW}}) \right]. \tag{16}
      \]
   
   b) Static Energy: By denoting \(P_{\text{base}}\) the static power of the base architecture (architecture with no accelerator built in the PL fabric) and \(\Delta P^r_{\text{stat}}\) the extra static power introduced
by the extra resources used by HW implementation \( \text{type} \) in the PL fabric, the static energy is computed by

\[
E_{\text{stat}} = T_t \left( P_{\text{base}} + \sum_{j=1}^{N_{\text{HW}}} \sum_{\text{type}=1}^{N_{\text{impl}}} \Delta P_{\text{stat}, \text{Impl}_{\text{type}}, j} \right). \tag{17}
\]

This expression includes non-linear terms, which makes optimization with MILP approach impossible. In order to solve this issue, a variable \( T_{\text{HW}, \text{type}, j} \) is introduced. The constraints expressed in Eq. (18) set \( T_{\text{HW}, \text{type}, j} \) equal to \( T_t \) when implementation \( \text{type} \) is used on HW core \( j \), and to 0 in the other cases. For this purpose, a large integer \( K \) is used to set the constraints to 0 when necessary.

\[
\begin{align*}
T_t - T_{\text{HW}, \text{type}, j} & \leq K \times (1 - \text{usedImpl}_{\text{type}, j}), \\
T_{\text{HW}, \text{type}, j} - T_t & \leq K \times (1 - \text{usedImpl}_{\text{type}, j}), \\
T_{\text{HW}, \text{type}, j} & \leq K \times \text{usedImpl}_{\text{type}, j}.
\end{align*}
\tag{18}
\]

By including \( T_{\text{HW}, \text{type}, j} \) in Eq. (17), the static energy can be expressed without non-linear terms as

\[
E_{\text{stat}} = T_t \times P_{\text{base}} + \sum_{j=1}^{N_{\text{HW}}} \sum_{\text{type}=1}^{N_{\text{impl}}} (\Delta P_{\text{stat}, \text{type}, \text{HW}, j} T_{\text{HW}, \text{type}, j}). \tag{19}
\]

c) Energy cost function: Finally, the total energy cost \( E_t \) from (6) can be computed as

\[
E_t = E_{\text{stat}} + \sum_{i=1}^{N_{\text{SW}}} (\text{tiles}_{\text{SW}, i} E_{\text{SW}, i} + E_{\text{SW}}) + \sum_{j=1}^{N_{\text{HW}}} (\text{tiles}_{\text{HW}, j} x \sum_{\text{type}=1}^{N_{\text{impl}}} E_{\text{comp}, \text{type}, \text{comp}, \text{type}, j} \text{usedImpl}_{\text{type}} + E_{\text{HW}, \text{comp}}). \tag{20}
\]

3) Objective functions: The solver first builds the configuration vector \( \vec{C} \) using the constraints and then selects the best solution using the cost functions according to the optimization objective. Two objectives are defined: minimizing the overall execution energy or minimizing the overall execution time. These objective functions are defined as:

\[
\begin{align*}
\vec{C}_{\text{energy}} &= \min_{\forall \vec{C}} \left[ E_t(\vec{C}) \right], \tag{21} \\
\vec{C}_{\text{time}} &= \min_{\forall \vec{C}} \left[ T_t(\vec{C}) \right]. \tag{22}
\end{align*}
\]

The output of the MILP optimization is the best configuration vector to achieve the objective and an estimation of its characteristics (energy consumption and execution time). Fig. 4 plots the solution obtained with the MILP-based method for the matrix multiplication kernel (configuration with a red cross). It can be noticed that this solution is always cost-optimal, computed in a limited amount of time and not covered through brute-force exploration. These results also show that the gain in cost for the optimal configuration is significant.

VI. EXPERIMENTAL SETUP

This section describes the two application kernels used, the target architecture, and the power measurement setup. Then the HW implementations used in each test case are described.

A. Application kernels

The first test case is a matrix multiplication (Matmult) application. Input and output matrices are of size 512 x 512. Matrix computation is subdivided in 256 tiles of size 32 x 32. Each tile reads full rows or columns in the input matrices and write result tiles in the output one. The second test case is a Stencil computation based on a filter of size 4 x 4, which is successively applied 10 times. The input and output matrices are of size 542 x 542 and 512 x 512, respectively. The application is tiled with overlapping approach to prevent inter-tile dependency, which results in 256 independent tasks to be computed.

B. Measurement infrastructure

Experiments are based on the Zynq architecture from Xilinx [22]. Fig. 5a shows a simplified version of the internal structure of the Zynq, which is composed of two ARM cortex A9 processors tightly coupled with an FPGA fabric. The Zynq Zc702 evaluation board is used with the ARM cores running a Linux operating system (Linux/arm 4.0.0). Power consumption is measured through the Power Management Bus (PMBus) embedded on the board. In our experiments, a HW component samples at regular time intervals \( T \) input power rails of the Zynq SoC. A new sample could be retrieved every 1 ms with 16 bits dedicated for current value and 16 bits dedicated to voltage. A sample frequency of 142 Hz could be achieved, when the 7 rails are monitored at the same time. PMBus values can be accessed through two methods: using...
ARM peripheral with Linux interruption, or using full HW mechanisms implemented in the PL. In our experiments, the second approach is used since the HW power consumption is more predictable than the SW one.

These measures are used to compute the instantaneous power and the energy variation over the application execution. Fig. 5 displays the power curves obtained for two test examples of the `Matmult` application with different HW usage. The curves show the three more representative power rails: `VccPS` powers the dual cortex A9 processors, `VccPL` the computational core in the PL fabric, and `VccDDR` the external DDR memory. The last curve (global) displays the total power consumption over the 7 rails. In the two plots, the computation kernel of the `Matmult` application is executed 5 times with two distinct workload balances between SW and HW resources (37.5% done by the HW in Fig. 5b and 75% in Fig. 5c). These curves show that the timing resolution of the power measurement enables to precisely display each computation step involved in the test. In Fig. 5b, the HW computation finishes before the SW one for each execution. The SW computation is therefore the bottleneck of this configuration. On the other hand, the HW part is the computation bottleneck in Fig. 5c.

C. Hardware implementations

Hardware exploration was performed to obtain several implementations with different characteristics in terms of resources used and computation latency [23], [24]. As shown in [25], tiling-based kernels are suitable to be optimized using High-Level Synthesis (HLS) tools. Hardware implementations were thus generated using Vivado HLS tool (2015.4 HLX Edition) [26]. Only representative implementations were selected among all the HW design space.

The HW implementations use BRAM scratchpad to maximize the sequential access in memory and make profit of the DMA and burst features. The implementation are done in a manner to maximize the overlapping between the communications and the computations. Table I gives the latency and the hardware resources for each implementation of the `Matmult` and Stencil tiled computation. All these designs are pipelined, but the parallelism degree of the inner loop-nest is different. The implementation name in the table expresses the parallelism degree of the three inner loop-nest. LnP stands for `Loop-nest Parallelism`. For instance, LnP 248 means that 2 iterations of the third inner loop was computed in parallel, 4 iterations for the second loop, and 8 for the first loop. To have a fair comparison between the HW implementations, the loop-nest flattening has been stopped when the use of DSP block resources explodes without a real incidence on latency.
D. Software implementations

The software implementation is written in order to expose instruction parallelism and to maximize the cache reuse. Compiled with gcc and the -Ofast flag, the obtained binary code uses the dedicated NEON instructions to draw the full power of the ARM architecture. The obtained SW takes approximately $8.5 \times 10^{-3}$ s to compute one tile for the manull application and $2 \times 10^{-3}$ s for the stencil application on one ARM core running at 800 MHz.

VII. Exploration Results

This section presents the parameter extraction results as well as the MILP optimization results and accuracy.

A. Parameter extraction

1) Communication parameters: Introduced in [20], a set of micro-benchmarks has been designed to extract the communication parameters of the Zynq platform. For the two application kernels, both SW and HW cores access to data located in both the L2 cache and the DDR memory. The SW cores access to both L2 cache and DDR memories using standard memory access, whereas HW cores access to L2 cache memory using ACP port and to DDR memory using the four HP ports.

In order to extract the communication cost of these channels, a set of four micro-benchmarks is used:

- The CL2 micro-benchmark generates read or write operations from SW core in an array located in the L2 cache to extract the communication cost of the channel between SW cores and the second memory level.
- DDR generates read or write operations from SW core in an array located in the DDR, for the channel between SW cores and the external memory.
- ACP generates read and write operations from HW core in an array located in the L2 cache, for the channel between HW core and the second memory level.
- HPs generates read and write operations from HW core in an array located in the DDR, for the channel between HW core and the external memory.

Fig. 6 shows the average energy consumption for access (read and write) to both L2 cache and DDR memory banks. The results are given for different data size (in bytes).

<table>
<thead>
<tr>
<th>Table II: Energy model parameters for the Zynq architecture</th>
</tr>
</thead>
<tbody>
<tr>
<td>Benchmark</td>
</tr>
<tr>
<td>-----------</td>
</tr>
<tr>
<td>CL2 read</td>
</tr>
<tr>
<td>CL2 write</td>
</tr>
<tr>
<td>DDR read</td>
</tr>
<tr>
<td>DDR write</td>
</tr>
<tr>
<td>ACP read</td>
</tr>
<tr>
<td>ACP write</td>
</tr>
<tr>
<td>HPx read</td>
</tr>
<tr>
<td>HPx write</td>
</tr>
<tr>
<td>Static Power</td>
</tr>
</tbody>
</table>

2) Computation parameters: The set of sample configurations was launched 20 times for each implementation. The execution power measurement traces were then parsed and processed to obtain a set of test points composed of the sample configuration, the average energy consumption and the execution time. First, an estimation of the communication cost is computed for each sample configuration. Then, the cost functions described in Eqs. (4) and (6) are used with an LSR algorithm to extract time cost parameters and energy cost parameters. These functions will be used to explore the design space.

Measured values are compared to the estimated one computed using the previous extracted parameters. The extraction and estimation were performed for each HW implementation of the Matmult and Stencil applications. The measurements are fully automatized and take 336 s for the Matmult and 122 s for the Stencil. This measurement time is really acceptable since the parameter extraction is executed only once. Fig. 7 shows, for each implementation, the measured and estimated values for energy consumption and execution time for different HW/SW tiles distribution. These results show that the error between measured and estimated values is low, showing the good accuracy of the extracted parameters. SW cost parameters (i.e. HW usage = 0%) are independent of the associated HW implementation. Moreover, another accuracy indicator of the proposed extraction method is that the error on SW parameters has a standard deviation of $7.2 \times 10^{-6}$ for Matmult application and of $1.2 \times 10^{-6}$ for Stencil. In addition, these curves show that the HW/SW tile distribution that minimizes the energy consumption depends on the used implementation.
B. MILP Optimization

In this section, the application parameters and the previously extracted cost parameters feed the MILP model and the optimization problem is solved based on the energy cost function of Eq. (21) using Gurobi MILP solver [27] on an Intel i7 Haswell-ult processor running at 2.10 GHz. The MILP solution is obtained after 18980 simplex iterations in $\approx 0.73$ s for the Matmult application kernel and after 348 simplex iterations in $\approx 0.03$ s for Stencil. This difference is mainly due to the higher number of HW implementations available for Matmult, which enlarges the design space size. However, even for quite complex kernels and such large design space, these results demonstrate the scalability of the MILP approach.

Table III shows the MILP result configuration (tile distribution across the cores and implementations used) for the two considered kernels obtained after MILP optimization. For Matmult, 18 tiles are equally distributed on the SW core, the remaining tiles are distributed on three HW cores. Implementation $\text{LnP 248}$ is used on two HW cores, the third one uses a smaller implementation to fulfill the remaining space in the FPGA PL fabric. In this case, the number of HW cores used is limited by the available FPGA resources and not by the upper-bound due to the memory bandwidth. As the Stencil implementations use more resources than for Matmult, only two HW cores are used.

<table>
<thead>
<tr>
<th>Conf.</th>
<th>Thread ID</th>
<th>SW0</th>
<th>SW1</th>
<th>HW0</th>
<th>HW1</th>
<th>HW2</th>
<th>HW3</th>
</tr>
</thead>
<tbody>
<tr>
<td>Mat.</td>
<td>Impl. $N_{tile}$</td>
<td>SW</td>
<td>SW</td>
<td>$\text{LnP 248}$</td>
<td>$\text{LnP 248}$</td>
<td>$\text{LnP 148}$</td>
<td>none</td>
</tr>
<tr>
<td></td>
<td></td>
<td>9</td>
<td>9</td>
<td>87</td>
<td>85</td>
<td>66</td>
<td>0</td>
</tr>
<tr>
<td>Stenc.</td>
<td>Impl. $N_{tile}$</td>
<td>SW</td>
<td>SW</td>
<td>$\text{LnP 114}$</td>
<td>$\text{LnP 114}$</td>
<td>none</td>
<td>none</td>
</tr>
<tr>
<td></td>
<td></td>
<td>29</td>
<td>24</td>
<td>104</td>
<td>103</td>
<td>0</td>
<td>0</td>
</tr>
</tbody>
</table>

TABLE III: Configuration obtained after MILP optimization: best implementations and repartition of the tiles on the SW and HW cores.

In this section, the performance of the MILP configuration is compared with the best sample configuration among the 1028 implementations obtained during computation of the parameters, and with two basic configurations: Full SW and Full HW. The best sample configuration is obtained in around 1 s for both application kernels, in the same order-of-magnitude as for MILP configuration.

Table IV shows the resources used by each configuration, the estimated execution time and estimated energy consumption for the two applications. Since the MILP configuration can use more than one HW core, the total amount of resources used could be greater than that of the sample configuration. This is the case with the Matmult application. On the other hand, the MILP configuration for Stencil uses two smaller implementations than the one used in the sample configuration, which results in more BRAM used but less DSP Blocks.

The acceleration gain (speedup) and energy reduction are the ratio between a given configuration and the most energy
TABLE IV: Comparison of resources used, estimated execution time and estimated energy consumption on the two applications for four configurations: Full SW, Full HW, best sample, and MILP solution. Speedup and energy reduction w.r.t. the best sample is also provided.

TABLE V: Comparison of estimated and measured execution time and energy of the MILP solution for the two applications.

Furthermore, the estimation accuracy is within 5\% to 10\%, which is quite acceptable for real hardware measurements. These results open new opportunity for future computer-aided design tools. Such method could be included in a complete framework (e.g. [28]) with a multi-step exploration to accelerate every computation kernel within an application and to obtain an energy-efficient mapping of a full application on heterogeneous multiprocessor architectures.

REFERENCES


