# Optimal GPU-CPU Offloading Strategies for Deep Neural Network Training Olivier Beaumont, Lionel Eyraud-Dubois, Alena Shilova ## ▶ To cite this version: Olivier Beaumont, Lionel Eyraud-Dubois, Alena Shilova. Optimal GPU-CPU Offloading Strategies for Deep Neural Network Training. Euro-Par 2020 - 26th International Conference on Parallel and Distributed Computing, Aug 2020, Warsaw / Virtual, Poland. pp.151-166, 10.1007/978-3-030-57675-2 10. hal-02316266v3 ## HAL Id: hal-02316266 https://inria.hal.science/hal-02316266v3 Submitted on 21 Feb 2020 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # Optimal GPU-CPU Offloading Strategies for Deep Neural Network Training Olivier Beaumont, Lionel Eyraud-Dubois and Alena Shilova Inria Bordeaux – Sud-Ouest and Université de Bordeaux Bordeaux, France E-mail: firstname.lastname@inria.fr February 20, 2020 #### Abstract Training Deep Neural Networks is known to be an expensive operation, both in terms of computational cost and memory load. Indeed, during training, all intermediate layer outputs (called activations) computed during the forward phase must be stored until the corresponding gradient has been computed in the backward phase. These memory requirements sometimes prevent to consider larger batch sizes and deeper networks, so that they can limit both convergence speed and accuracy. Recent works have proposed to offload some of the computed forward activations from the memory of the GPU to the memory of the CPU. This requires to determine which activations should be offloaded and when these transfers from and to the memory of the GPU should take place. We prove that this problem is NP-hard in the strong sense, and we propose two heuristics based on relaxations of the problem. We perform extensive experimental evaluation on standard Deep Neural Networks. We compare the performance of our heuristics against previous approaches from the literature, showing that they achieve much better performance in a wide variety of situations. ## 1 Introduction Training for Deep Learning Networks (DNNs) has become a major compute intensive application [1, 2, 3], typically performed on GPU clusters [4, 5]. The training phase typically involves two traversals of the graph representing the DNN, one in direct order which is called forward propagation and one in reverse order called backward propagation. This incurs high memory usage: the tensors computed during the forward phase, called forward activations, must be kept in memory until the associated backward operation is performed, since they are needed to compute the gradients used to update the weights. Therefore, memory issues become crucial when performing training in DNNs, and the memory limitation of current hardware often prevents data scientists from considering larger models, larger image sizes or larger batch sizes [6, 7]. For instance, when using ResNet101 with relatively small images of size $224 \times 224$ with 3 channels and a batch size of 32, the resulting size during training is around 5GB. For applications which require to detect small objects in the images [8], the image resolution must be increased, and the memory required for storing activations increases quadratically with the image resolution. The situation is even worse when moving to 3D object recognition [9, 10, 11] or video based DNNs such as 3D-Resnet [12] or CDC [13]. In this context, the input consists in a large number of frames (64 for instance), thus inducing a huge memory cost even for small batch sizes. However, even for applications where a small batch size can fit into memory, using larger batch sizes can actually improve the behavior of the training phase. Indeed, batch-normalization [14] is increasingly used in many DNNs, and has been proved to allow faster and more stable training as demonstrated in [15]. Using too small batch sizes degrades these batch statistics [16] and prevents to benefit from batch normalization techniques. Many approaches have been proposed in the literature in order to circumvent this memory issue. In this paper, we focus on an offloading approach (also called memory swapping), which consists in reducing memory usage on the GPU by transferring some activations to the memory of the CPU, which is expected to be at least one order of magnitude larger. The corresponding algorithmic question is to determine which activations should be offloaded and when, and also when offloaded activations should be brought back (prefetched) from the memory of the CPU to the memory of the GPU. This approach has been recently considered in [17, 18], where the authors advocate the general idea and propose several static and dynamic heuristics to decide which activations should be offloaded. In this paper, we provide a deeper analysis of this problem. More specifically, we prove that the general problem, even for sequential models, is strongly NP-complete where only fully integral data transfers are possible and we analyze two relaxations of the problem for which we can derive optimal algorithms. These algorithms can then be used as heuristics for the general problem. The rest of the paper is organized as follows. In Section 2, we discuss previous works regarding GPU memory offloading, as well as other techniques to reduce memory usage during the training phase. In Section 3, we present the model and notations used throughout the paper, and assess the complexity of the problem. In Section 4, we propose a first relaxation where activations can be partially or completely offloaded into the memory of the CPU, and derive an optimal strategy. In Section 5, we consider the case where partial offloading is not possible, but where communications can be interrupted, and we present a dynamic programming algorithm to find the optimal schedule. In Section 6, we provide experimental results and we assess the efficiency of our heuristics against the previous approach [18], before presenting conclusions and perspectives in Section 7. ### 2 Related Work In order to reduce the memory usage of storing the forward activations on a single GPU node, we can identify two kinds of approaches: checkpointing or offloading. ## 2.1 Checkpointing techniques Checkpointing techniques consist selecting only a few activations that are kept in memory, and then to dynamically recompute the others at runtime. This allows to explore a tradeoff between memory usage and computational cost. This problem has been first widely studied in the context of Automatic Differentiation (AD) [22]. In the context of AD, computational networks can be seen as long chains, in which the forward activation corresponding to the i-th stage of the chain has to be kept into memory until the i-th backward stage. Checkpointing algorithms consist in determining in advance which forward checkpoints should be kept into memory and which ones should be recomputed from stored checkpoints when performing the backward phase. Adjoints computation is at the core of many scientific applications, from climate and ocean modeling [23] to oil refinery [24]. Many studies have been performed to determine optimal checkpointing strategies for Automatic Differentiation in different contexts. In the case of homogeneous chains, closed form formulas providing the exact position of checkpoints have been proposed [25], and in most cases the general algorithmic ingredient is to derive optimal checkpointing strategies using Dynamic Programming [25]. The use of checkpointing strategies has recently been advocated for DNN in several papers [26, 27, 28, 29, 30, 31, 32]. An implementation of a simple periodic strategy is provided in PyTorch [33, 34], but it is only optimal for the restricted case of homogeneous chains, whereas DNN models are in general more complicated. #### 2.2 Memory Offloading Offloading is a potentially complementary approach which consists in offloading some of the forward activations from the memory of the GPU to the memory of the CPU, which is expected to be much larger [17, 18]. In [17], the authors propose a simple and effective mechanism of memory virtualization, that nevertheless introduces unnecessary idle time by enforcing some synchronization between data transfers and computations of later Figure 1: Data dependencies induced the training phase of Sequential Deep Neural Networks. forward activations. This approach has been later improved in [18] by the design of techniques to deal with memory fragmentation. Nevertheless, in both papers, the algorithmic strategies to decide which activations to offload into the memory of the CPU are relatively straightforward. Proposed strategies consist in trying to offload either all activations or only those that correspond to convolutional layers. Indeed, convolutional layers are known to induce a large computational time with respect to their input size, which make them good candidates to overlap offloading and processing. Several follow-up works offer improvements over this first attempt. In order to reduce the overhead incurred by the communications, some authors [35] recommend to add compression to decrease the communication time, while others [36] design a memory-centric architecture to help with data transfers. In [37, 38], the authors implement memory virtualization by manipulating the computational graphs and inserting special operations called *swap in* and *swap out* that send the activations in and out of GPU memory. Such an approach can be applied to any arbitrary Computation Graph that represent neural network training graphs. The authors of [38] improve the candidate selection and prefetching mechanisms by introducing thresholds to filter out different possibilities. Moreover, some works try to combine offloading with other memory optimizing techniques. Memory swapping and memory pooling are implemented together in [39], where candidates for swapping are found by assigning priority scores to all activations. Finally, gradient checkpointing is combined with the simple offloading approach from [17] in [40]. As a complement to these practical approaches, in this paper we perform the first theoretical analysis of the underlying optimization problem and present both a complexity proof and optimal solutions to two of its relaxations. ## 3 Model and Complexity ## 3.1 Computation Model We consider the training phase of sequential DNNs, as depicted on Figure 1. This training phase consists of two types of computations: forward propagations $(F_i)_{1 \leq i \leq L}$ and backward propagations $(B_i)_{1 \leq i \leq L}$ . The forward step $F_i$ requires $x_i$ as input, and computes $x_{i+1}$ . The backward step $B_i$ requires $x_{i+1}$ , $x_i$ and $y_{i+1}$ as inputs, and computes $y_i$ . The objective of the elementary training phase is to perform the whole computation and to obtain $y_0$ in the smallest possible time. This computation is performed on a processing device (typically a GPU or TPU) with limited memory $M_{\text{GPU}}$ . We denote $u_{F_i}$ the time to process $F_i$ , and $u_{B_i}$ the time to process $B_i$ . As mentioned before, the training phase is very memory intensive: since they will be needed for the backward phase, all $x_i$ values must be stored during the forward phase, and they can only be freed once their corresponding $B_i$ operation has been performed. We will use the following memory model. Each data $(x_i \text{ and } y_i)$ has a given memory usage, denoted respectively by $|x_i|$ and $|y_i|$ . To perform an operation (either $F_i$ or $B_i$ ), it is necessary to have all inputs stored into memory, to reserve the memory space to store the output, and to reserve space for the temporary memory usage of the operation, denoted with $\operatorname{ex}_i^F$ for $F_i$ and $\operatorname{ex}_i^B$ for $B_i$ . For example, running the $F_i$ operation requires to have at least $|x_i| + |x_{i+1}| + \operatorname{ex}_i^F$ memory available. In order to decrease memory usage, we assume that it is possible to offload some of the data to another memory storage (typically the main memory of the machine). The size of this memory is assumed to be large enough to store all the results and thus is not a constraint; but the speed of data transfers is limited by bandwidth $\beta$ . The offloaded data can then be prefetched during the backward phase, so that it is available when needed to perform the corresponding backward operation. Such memory hierarchy has been considered by [17, 18] as well, i.e. there are one GPU with limited memory and one CPU with large enough memory to store all activations of some arbitrary neural network and both are connected with the network with the bandwidth $\beta$ , which we assume is fully used for any communications. More complicated cases such as multiple GPU and one CPU are out of scope of this paper and they will be left for the future work. Finally, we make the following assumptions: - (A) $y_i$ are not transfered; - (B) Only one transfer can occur at a time; - (C) Transferring $x_i$ takes time $|x_i|/\beta$ , i.e. bandwidth is fully used; - (D) Transfers and computations can be completely overlapped, and do not interfere; - (E) $x_i$ needs to be stored in memory in its entirety throughout the transfer: during the offloading, the memory is only released after the complete transfer, and during the prefetching, the memory is reserved as soon as the transfer begins. We can state the decision problem associated to offloading **Problem 1** (Offloading). Consider a training phase with L operations, with processing times $u_{F_i}$ and $u_{B_i}$ , data sizes $|x_i|$ and $|y_i|$ , temporary memory usage $\operatorname{ex}_i^F$ and $\operatorname{ex}_i^B$ , where $0 \le i \le L$ . Is it possible to perform this computation on a processing device with memory $M_{\text{GPU}}$ and bandwidth $\beta$ between processing device and main memory, with an execution time at most T? ## 3.2 Preliminary results and lower bound **Proposition 1.** For fixed decisions of which data to offload, and in which order transfers should be performed, the best schedule is obtained with a no-wait policy, where each action (computation and data transfers) is performed as early as possible, as soon as data is available and there is enough memory. Given the activation sizes and the temporary memory usage, it is easy to compute the total amount of used memory (both on the computing device and in the additional memory) during the execution of each operation. We denote by $m_{F_i}$ or $m_{B_i}$ the amount of data required to be stored on both devices to perform $F_i$ or $B_i$ respectively. Let us additionally denote as $M_{peak}$ the maximum of these values. $$\begin{split} m_{F_i} &= \operatorname{ex}_i^F + \sum_{j \leq i+1} |x_j| \\ m_{B_i} &= \operatorname{ex}_i^B + |y_i| + |y_{i+1}| + \sum_{j \leq i+1} |x_j| \\ M_{peak} &= \max \left( \max_{0 \leq i \leq L} m_{B_i}, \max_{0 \leq i \leq L} m_{F_i} \right) \end{split}$$ Since any valid schedule must process the operation which achieves the memory peak while using at most $M_{\text{GPU}}$ memory on the computing device, the following result holds. **Proposition 2.** The amount of data offloaded by any valid schedule is at least $M_{peak} - M_{GPU}$ . Since any valid schedule must perform all computations, and must transfer at least this amount of data twice (for offloading and prefetching), the following lower bound on the optimal makespan holds true. **Proposition 3.** The value $LB = \max(\sum_i u_{F_i} + u_{B_i}, 2^{\frac{M_{peak} - M_{GPU}}{\beta}})$ is a lower bound on the optimal makespan. Figure 2: The instance of Problem 1 used in the reduction from 3-partition. Activation sizes are indicated on the edges and non-zero execution times of operations are written inside the corresponding nodes. ## 3.3 Complexity Results **Theorem 1.** Problem 1 is strongly NP-complete. *Proof.* Problem 1 clearly belongs to NP: given the start time of all forward and backward operations, and the set of offloaded data with the corresponding start time of transfers, checking that the schedule satisfies all constraints can be done in linear time. We prove that this problem is strongly NP-hard by a reduction from the 3-partition problem: given a set of integers $\{u_0, u_2, \ldots, u_{3m-1}\}$ such that $\sum_i u_i = mV$ , is it possible to partition it into m parts $\{S_1, \ldots, S_m\}$ so that for any $j \leq m$ , $|S_j| = 3$ and $\sum_{i \in S_j} u_i = V$ . This problem is known to be NP-hard in the strong sense. Given an instance of 3-partition, we consider the following instance of Problem 1, depicted on Figure 2: - L = 5m, $\beta = V$ , $M_{GPU} = mV$ , T = 2m; - $u_{F_i} = 0$ and $|x_i| = u_i$ for $1 \le i < 3m$ ; - $u_{F_i} = 1$ and $|x_i| = 0$ for $i = 3m + 2k, k \in [|0, m|]$ ; - $u_{F_i} = 0$ and $|x_i| = V$ for $i = 3m + 2k + 1, k \in [|0, m|]$ ; - $u_{B_i} = 0$ and $|y_i| = 0$ for all i, except $u_{B_{3m}} = m$ . We claim that this instance can be scheduled in time T=2m if and only if the 3-partition instance is positive. Let us first assume that there exists a solution to the 3-partition instance, i.e. sets $(S_j)_{1 \leq j \leq m}$ such that $\sum_{i \in S_j} u_i = V$ . We can build a schedule which starts $F_{3m+2k}$ at time k for $0 \leq k < m$ , and executes $B_{3m}$ from time m to time 2m. At time 0, before the execution of $F_{3m}$ , the memory usage is exactly $mV = \sum_i u_i$ . During the execution of $F_{3m+2k}$ , activations $x_i$ for $i \in S_k$ are transferred. Since $\beta = V$ , this takes time exactly 1. The memory used at the end of $F_{3m+2k}$ is thus (m-1)V, which allows to immediately start $F_{3m+2k+1}$ . At the end of the forward phase, the memory is filled with m activations of size V. At the beginning of $B_{3m}$ , the memory is empty: all activations of size $u_i$ can be prefetched during the execution of $B_{3m}$ , allowing to finish the backward phase. This schedule induces no idle time, and finishes in time exactly T=2m. Let us now assume that there exists a valid schedule of duration T=2m, *i.e.* without any idle time on the processing device. For j < m, let us define the set $S_j$ as the indices of the activations whose transfers are included in the execution of $F_{3m+2j}$ . Since $F_{3m+1}$ starts immediately after the end of $F_{3m}$ , and since memory is only released once the transfer has been completed, the amount of data sent during $F_{3m}$ is at least V. Since $\beta = V$ and $u_{F_{3m}} = 1$ , the amount of data is exactly V, thus $\sum_{i \in S_0} u_i = V$ . The same argument applies for all j < m, which shows that the sets $S_j$ are a valid solution for the 3-partition instance, and completes the proof. Theorem 1 shows that even when we know which activations should be offloaded, it is difficult to decide the order in which the transfers should be done. Because of this negative complexity result, we study two different relaxations of Problem 1 in the next sections, by relaxing the constraints stating that activations must be sent in entirety before the corresponding memory can be released. This allows to compute optimal solutions in reasonable time, and the resulting algorithms can then be used as heuristic solutions for Problem 1. ### 4 Fractional Relaxation In a first relaxation, let us consider that it is possible to perform partial offloading: any communication can be stopped at any time, and the data that has been transferred up to that time can be released from memory, even if the rest of the activation is still present on the computing device. With this model, it is possible to compute an optimal solution with a greedy algorithm. Let us first prove results about the structure of optimal solutions, and then use that structure to design an optimal greedy algorithm. ### 4.1 Structure of Optimal Solutions In this section, let us analyze special *eager* schedules. - A schedule is said *eager* if it offloads the first k activations $x_0, x_1, \ldots, x_k$ (where the last one can be partially offloaded). - A schedule is said ordered if the data is offloaded in order of increasing indices, and prefetched in order of decreasing indices. **Lemma 1.** Any valid solution S can be transformed into a eager and ordered solution S' with the same makespan. Proof. Let us denote by $M_{\text{off}}$ the amount of activation data offloaded by the schedule $\mathcal{S}$ , and let us consider in $\mathcal{S}$ the time intervals $\mathcal{I}_{\text{off}}$ spent offloading data, and the time intervals $\mathcal{I}_{\text{fetch}}$ spent prefetching data. Let us consider the schedule $\mathcal{S}'$ in which all operations and data transfers are performed at the same instants as in $\mathcal{S}$ , only changing which data is transferred. The first intervals of $\mathcal{I}_{\text{off}}$ are used to transfer $x_0$ (since it is possible to stop any communication at any time, using several intervals to transfer $x_0$ is not a problem), the next ones are used to offload $x_1$ , and so on, until the amount $M_{\text{off}}$ is reached, and similarly for the prefetched data, in reverse order. Clearly $\mathcal{S}'$ is eager and ordered. Since the $x_i$ values become available in the forward phase by order of increasing indices, and are consumed in the backward phase by order of decreasing indices, it is clear that transfers in $\mathcal{S}'$ are valid: an activation is offloaded only after having been produced, and in the backward phase an activation is prefetched before being used. Furthermore, since transfers occur at the same instants and at the same speed as in $\mathcal{S}$ , the memory usage of $\mathcal{S}'$ is exactly the same as the memory usage of $\mathcal{S}$ at any instant. The modified $\mathcal{S}'$ schedule is thus valid. #### 4.2 Greedy Algorithm According to this result, we consider only eager and ordered schedules. It is thus sufficient to find the amount of offloaded data which results in the smallest makespan. The next result shows that it is best to offload the least possible amount of data. **Lemma 2.** Let S and S' be no-wait, ordered and eager schedules which offload a quantity of data Q and Q' respectively, with Q < Q'. Then the makespan of S is not larger than the makespan of S'. *Proof.* Let us consider the schedule S'' obtained from S' by removing all transfers (offload and prefetch) corresponding to data between Q and Q' in the eager order. Since S' is valid, all data dependencies are satisfied in S''. Let us now prove that S'' also fulfills the memory constraint. Consider any time instant t in schedule $\mathcal{S}'$ , and let us denote by $m'_{\text{CPU}}(t)$ and $m'_{\text{GPU}}(t)$ the amount of data stored on the CPU and GPU by $\mathcal{S}'$ . If $m'_{\text{CPU}}(t) \leq Q$ , then the data stored on GPU in $\mathcal{S}'$ and $\mathcal{S}''$ are the same, so $\mathcal{S}''$ is valid at instant t. If $m'_{\text{CPU}}(t) > Q$ , then the amount of data stored on the GPU in schedule $\mathcal{S}''$ is $m''_{\text{GPU}}(t) = m'_{\text{GPU}}(t) + m'_{\text{CPU}}(t) - Q$ . Since S is valid, $Q \ge M_{peak} - M_{GPU}$ . Furthermore, by definition of $M_{peak}$ , $m'_{GPU}(t) + m'_{CPU}(t) \le M_{peak}$ . Thus, $$m''_{\text{GPU}}(t) \le m'_{\text{GPU}}(t) + m'_{\text{CPU}}(t) + M_{\text{GPU}} - M_{peak}$$ $< M_{\text{GPU}}$ Figure 3: The instance of Problem 2 which corresponds to the 2-partition problem with values $u_i$ . The schedule S'' is thus a valid, eager and ordered schedule which offloads a quantity of data Q. The schedule S offloads the same data in the same order; since S is no-wait, by Proposition 1 the makespan of S is not larger than the makespan of S'', which is equal to the makespan of S'. With these two lemmas, since $M_{peak} - M_{GPU}$ is a lower bound on the amount of data that any schedule has to offload, we can characterize an optimal schedule for this relaxed problem. **Theorem 2.** For a given instance, the no-wait, eager, ordered schedule which offloads a quantity $M_{peak} - M_{GPU}$ of data is optimal. By rounding up the number of offloaded activations, this result provides a heuristic for the original integral problem, that we call Greedy. The Greedy heuristic returns the no-wait, eager, ordered schedule which offloads (entirely) the first k activations, where k is the smallest index such that $\sum_{i \le k} |x_i| \ge M_{peak} - M_{GPU}$ . However, it may happen that this GREEDY schedule offloads too much data because of the rounding procedure. In the next section, we thus analyze a more sophisticated relaxation in order to obtain a more precise algorithm. ### 5 Fractional Communications Let now consider another formulation of Problem 1, in which an activation must be either entirely offloaded or not offloaded at all. However, it is still allowed to stop a communication at any time and resume it later. In this section, we first prove that this problem is NP-complete in the weak sense, and then propose a pseudo-polynomial optimal algorithm based on Dynamic Programming. ### 5.1 Complexity **Problem 2** (Offloading with interruptions). Consider a training phase with L operations, with processing times $u_{F_i}$ and $u_{B_i}$ , data sizes $|x_i|$ and $|y_i|$ , temporary memory usage $\exp_i^F$ and $\exp_i^B$ , where $0 \le i \le L$ . Is it possible to perform this computation on a processing device with memory $M_{\text{GPU}}$ and bandwidth $\beta$ between the processing device and the main memory, with an execution time at most T, if communications can be interrupted? Let us first note that Proposition 1 also holds for this problem (it is always better to schedule with a no-wait policy). We can also state a result similar to the one of the fully fractional case. **Lemma 3.** Any valid solution S can be transformed into an ordered solution S' with the same makespan. The proof is the same as the one of Lemma 1: transforming S using the correct order provides a valid schedule. The result is weaker, because an eager schedule which offloads the same data might not be valid for Problem 2 (the last activation might not be fully offloaded). **Theorem 3.** Problem 2 is NP-complete in the weak sense. *Proof.* Problem 2 clearly belongs to NP, in the same way as Problem 1. Let us prove that it is NP-hard by reduction for the 2-Partition problem, which can be stated as: given n positive integers $u_1, u_2, \ldots, u_n$ such that $\sum_i u_i = 2V$ , is is possible to partition them in two subsets $S_1$ and $S_2$ such that $\sum_{i \in S_1} u_i = \sum_{i \in S_2} u_i = V$ ? Given an instance of 2-Partition, let us consider an instance $\mathcal{I}$ of Problem 2, depicted on Figure 3, with L=n+3, $\beta=V$ and $M_{\mathrm{GPU}}=2V$ . All values $y_i$ have size 0, and all operations $F_i$ and $B_i$ take time 0, except for $F_n$ and $B_n$ whose duration is 1. The input size of the first n operations are given by values $u_i$ , and the input size of $F_{n+2}$ is $|x_{n+2}|=V$ . Note that $\mathcal{I}$ can be computed in polynomial time. We claim that $\mathcal{I}$ admits a valid schedule of length T=2 if and only if the instance of 2-Partition has a solution. If the 2-partition problem has a solution, then there exist subsets $S_1$ and $S_2 = S \setminus S_1$ such that $\sum_{i \in S_1} u_i = V$ . It is thus possible to offload all the corresponding activations $x_i$ during operation $F_n$ (since $\beta = V$ ), and then to prefetch them during operation $B_n$ . This allows to perform $F_{n+1}, F_{n+2}, B_{n+2}, B_{n+1}$ immediately after $F_n$ , since only a quantity V of data from the first activations is stored. Once $B_n$ has been performed, all other $B_i$ can be performed as well, which results in a schedule of length 2. On the other hand, let us assume that there exists a schedule of length 2. Let us denote as $S_1$ the set of indices corresponding to activations that are offloaded in that schedule (remember that each activation is either offloaded completely or not at all), and let $Q = \sum_{i \in S_1} u_i$ . Since $M_{peak} = 3V$ , it is clear that $Q \geq V$ . Since $\beta = V$ , the makespan of the schedule is at least $\frac{2Q}{V}$ (this is the time it takes to offload and prefetch $S_1$ ), thus $Q \leq V$ . This implies that $S_1$ is a solution of the 2-Partition instance, which completes the proof. $\square$ #### 5.2 Structure of Optimal Solutions According to Lemma 3, our objective is now to find the best ordered schedule. In this section, we derive properties of all ordered and no-wait schedules, which will allow to obtain a dynamic programming algorithm in the next section. #### 5.2.1 Forward and Backward phases Let us consider any ordered, no-wait schedule S. Let $M_{F_i}$ denote the GPU memory occupied at the end of $F_{i-1}$ (it should contain all data not offloaded at this instant, plus $x_i$ which is the output of $F_{i-1}$ ). Let $\Delta_{F_i}$ denote the amount of data from $x_0, \ldots, x_{i-1}$ that S offloads after the end of $F_{i-1}$ . If this amount is zero, let us denote by $Av_F$ the time between the end of the last offload and the end of $F_{i-1}$ , and let $\Delta_{F_i} = -Av_F \cdot \beta$ . Moreover, let us set $\Delta_{F_i}^+ = \max\{0, \Delta_{F_i}\}$ . We aim to characterize the delay $\epsilon_i^F$ between the end of $F_{i-1}$ and the start of $F_i$ . These notations are depicted in Figure 4. Let us first remark that since S is a valid schedule, there is enough memory to process $F_i$ at some point, which means that $\Delta_{F_i}^+$ needs to be large enough, $M_{F_i} - \Delta_{F_i}^+ + \exp_i^F + |x_{i+1}| \leq M_{\text{GPU}}$ If $M_{F_i} + \operatorname{ex}_i^F + |x_{i+1}| \leq M_{\operatorname{GPU}}$ , then $F_i$ can start immediately after the end of $F_{i-1}$ , and since $\mathcal{S}$ is no-wait, then $\epsilon_i^F = 0$ . Otherwise, processing $F_i$ can start as soon as enough memory has been released by offloading data at rate $\beta$ . This yields $\epsilon_i^F = \frac{M_{F_i} + \operatorname{ex}_i^F + |x_{i+1}| - M_{\operatorname{GPU}}}{\beta}$ . In summary, $$\epsilon_i^F = \max\left(0, \frac{M_{F_i} + \operatorname{ex}_i^F + |x_{i+1}| - M_{\text{GPU}}}{\beta}\right) \tag{1}$$ Let us now derive recursive equations to obtain $M_{F_{i+1}}$ and $\Delta_{F_{i+1}}$ from $M_{F_i}$ and $\Delta_{F_i}$ . These equations depend on whether $x_i$ is offloaded in $\mathcal{S}$ . If $x_i$ is offloaded, then the amount of data ready to be offloaded at the end of $F_{i-1}$ is $\Delta_{F_i}^+ + |x_i|$ . Until the end of $F_i$ , the amount of data that can be offloaded is at most $(\epsilon_i^F + u_{F_i})\beta$ . Hence we obtain $$\Delta_{F_{i+1}} = \Delta_{F_i}^+ + |x_i| - (\epsilon_i^F + u_{F_i})\beta \tag{2}$$ $$M_{F_{i+1}} = M_{F_i} + |x_{i+1}| - \min\left(\Delta_{F_i}^+ + |x_i|, (\epsilon_i^F + u_{F_i})\beta\right). \tag{3}$$ Figure 4: Notations used in the Forward phase, assuming $x_i$ is offloaded and $\Delta_{F_i} + \frac{|x_i|}{B} \ge \epsilon_i^F + u_{F_i}$ . If $x_i$ is not offloaded, we can write similar equations, except that $|x_i|$ is not added to the amount of data to be offloaded. This yields $$\Delta_{F_{i+1}} = \Delta_{F_i} - (\epsilon_i^F + u_{F_i})\beta \tag{4}$$ $$M_{F_{i+1}} = M_{F_i} + |x_{i+1}| - \min\left(\Delta_{F_i}^+, (\epsilon_i^F + u_{F_i})\beta\right)$$ (5) Let us now derive similar results about the backward phase. We first modify S to process all backward operations and perform all prefetching operations as *late* as possible without changing the makespan of the schedule. We then define $M_{B_i}$ as the GPU memory occupied right before processing $B_{i-1}$ (thus it does not take into account the output of $B_{i-1}$ , which is $y_{i-1}$ ). Let us also define $\Delta_{B_i}$ as the amount of data from $x_L, x_{L-1}, \ldots, x_i$ ) that S prefetches before starting $B_{i-1}$ , and if this amount is zero, then $\Delta_{B_i} = -Av_B \cdot \beta$ , where $Av_B$ is the time between the start of $B_{i-1}$ and the start of the first prefetch operation. Finally, let $\epsilon_i^B$ denote the delay between the end of $B_i$ and the start of $B_{i-1}$ . With the same reasoning as above, we obtain $$\epsilon_i^B = \max\left(0, \frac{M_{B_i} + \exp_i^F + |x_{i+1}| + |y_{i+1}| - M_{\text{GPU}}}{\beta}\right)$$ (6) $$\Delta_{B_{i+1}} = |x_i| + \max\left(0, \Delta_{B_i} - (\epsilon_i^B + u_{B_i})\beta\right)$$ if $x_i$ is offloaded (7) $$\Delta_{B_{i+1}} = \Delta_{B_i} - (\epsilon_i^B + u_{B_i})\beta$$ otherwise (8) Computing $M_{B_{i+1}}$ is not necessary, as one can notice that for all i, $M_{B_i} - \Delta_{B_i} = |y_i| + |x_i| + \sum_{j < i, j \text{ not offloaded }} |x_j|$ , and $M_{F_i} - \Delta_{F_i} = |x_i| + \sum_{j < i, j \text{ not offloaded }} |x_j|$ . Thus, $M_{B_i} - \Delta_{B_i} = |y_i| + M_{F_i} - \Delta_{F_i}$ , which allows to compute $M_{B_i}$ once all three other values are known. #### 5.2.2 Idle time between phases With these derivations, we have accounted for all idle times in schedule S, except for a possible idle time $\epsilon_G$ between the end of $F_L$ and the start of $B_L$ . Several situations are possible. If S performs no offloading after $F_L$ , and no prefetching before $B_L$ (i.e. $\Delta_{F_{L+1}}$ and $\Delta_{B_{L+1}} \leq 0$ ), then no idle time occurs and $\epsilon_G = 0$ . If S performs both kind of transfers (i.e. both $\Delta_{F_{L+1}}$ and $\Delta_{B_{L+1}}$ are positive), then the idle time corresponds to transferring the total data, $\epsilon_G = \frac{\Delta_{F_{L+1}} + \Delta_{B_{L+1}}}{\beta}$ . Otherwise, if for example $\Delta_{F_{L+1}} > 0$ and $\Delta_{B_{L+1}} \leq 0$ , the schedule S can perform offloading during the first backward operations. This is possible only if enough memory is available to perform the operations, so it may result in some idle time if it is necessary to wait until enough data has been offloaded. Let us denote by $Av_B = -\frac{\Delta_{B_{L+1}}}{\beta}$ the time between the start of $B_L$ and the start of the first prefetch operation, and let us set $U_j^B = \sum_{i=j+1}^L u_{B_i}$ . According to the above derivations, since no prefetching occurs, all the operations performed during this time have no idle time between them. These operations are thus all the $B_j$ such that $U_i^B < Av_B$ . We can compute the available memory at any time t after the end of $F_L$ , where we pretend that no $x_i$ is removed from memory until $Av_B$ : $M(t) = (M_{\text{GPU}} - M_{F_{L+1}}) + t\beta$ . At the start of $B_j$ , the memory available is $M(\epsilon_G + \sum_{i=j+1}^L u_{B_i})$ . Starting $B_j$ requires to have at least $R_j^B = \exp_j^B + |y_j| + |y_{j-1}| - \sum_{i>j+1} |x_i|$ available memory, where we account for the removal of $x_i$ s. This provides an upper bound on $\epsilon_G$ : $\epsilon_G \geq \frac{R_j^B + M_{F_{L+1}} - M_{\text{GPU}}}{2} - \sum_{i=j+1}^L u_{B_i}$ This is true for all the $B_j$ operations that occur during $Av_B$ . Another upper bound on $\epsilon_G$ is given by the fact that the offloading must finish before the prefetching starts, $\epsilon_G \geq \frac{\Delta_{F_{L+1}}}{\beta} - Av_B$ . These are the only constraints on $\epsilon_G$ , hence we have $$\epsilon_G = \max \left( 0, \frac{\Delta_{F_{L+1}}}{\beta} - Av_B, \max_{\substack{j \le L \\ U_j^B < Av_B}} \frac{R_j^B + M_{F_{L+1}} - M_{GPU}}{\beta} - U_j^B \right).$$ (9) On the other hand, if $\Delta_{B_{L+1}} > 0$ and $\Delta_{F_{L+1}} \le 0$ , schedule $\mathcal{S}$ can perform prefetching during the last forward operations. Let us denote by $Av_F = -\frac{\Delta_{F_{L+1}}}{\beta}$ the time between the end of the last offload and the end of $F_L$ , $U_j^F = \sum_{i=j+1}^L u_{F_i}$ , and $R_j^F = \exp_j^F - \sum_{i>j+1} |x_i|$ . #### Algorithm 1 Dynamic Programming Algorithm for Fractional Communications ``` \begin{split} & \text{Idle}_i \leftarrow \text{HashTable}() \text{ for } 0 \leq i \leq L \\ & \text{Idle}_0(|x_0|,0,0) = 0 \\ & \text{ for } i = 0, \dots, L \text{ do} \\ & \text{ for } M_{F_i}, \Delta_{F_i}, \Delta_{B_i} \in \text{Idle}_i \text{ do} \\ & M_{B_i} \leftarrow |y_i| + \Delta_{B_i}^+ + M_{F_i} - \Delta_{F_i}^+ \\ & \text{ if } M_{F_i} + \exp_i^F - \Delta_{F_i} + |x_{i+1}| \leq M_{\text{GPU}} \text{ and } M_{B_i} + \exp_i^B + |x_{i+1}| + |y_{i+1}| - \Delta_{B_i} \leq M_{\text{GPU}} \text{ then} \\ & \text{ Compute } \epsilon_i^F, \epsilon_i^B \text{ from equations } (1) \text{ and } (6) \\ & \text{ Compute } M_F, \Delta_F, \Delta_B \text{ if } x_i \text{ is offloaded (equations } (2), (3) \text{ and } (7)) \\ & \text{ Idle}_{i+1}(M_F, \Delta_F, \Delta_B) \leftarrow \min \left( \text{Idle}_{i+1}(M_F, \Delta_F, \Delta_B), \text{Idle}_i(M_{F_i}, \Delta_{F_i}, \Delta_{B_i}) + \epsilon_i^F + \epsilon_i^B \right) \\ & \text{ Compute } M_F', \Delta_F', \Delta_B' \text{ if } x_i \text{ is not offloaded (equations } (4), (5) \text{ and } (8)) \\ & \text{ Idle}_{i+1}(M_F', \Delta_F', \Delta_B') \leftarrow \min \left( \text{Idle}_{i+1}(M_F', \Delta_F', \Delta_B'), \text{Idle}_i(M_{F_i}, \Delta_{F_i}, \Delta_{B_i}) + \epsilon_i^F + \epsilon_i^B \right) \\ & \text{ for } M_F, \Delta_F, \Delta_B \in \text{Idle}_{L+1} \text{ do} \\ & \text{ Compute } \epsilon_G \text{ according to equations } (10) \text{ and } (9) \\ & \text{ TotalIdle}(M_F, \Delta_F, \Delta_B) \leftarrow \text{Idle}_{L+1}(M_F, \Delta_F, \Delta_B) + \epsilon_G \\ & \text{ Get } M_F^*, \Delta_F^*, \Delta_B^* \text{ which minimizes TotalIdle}(M_F, \Delta_F, \Delta_B) \\ & \text{ Backtrack in Idle}_{L+1}, \dots, \text{ Idle}_0 \text{ to obtain optimal offload decisions} \end{cases} ``` With considerations similar as above, we obtain $$\epsilon_G = \max \left( 0, \frac{\Delta_{B_{L+1}}}{\beta} - Av_F, \max_{\substack{j \le L \\ U_j^F < Av_F}} \frac{R_j^F + M_{B_{L+1}} - M_{GPU}}{\beta} - U_j^F \right)$$ (10) The results obtained in this section show that in order to compute how future offloading decisions affect the idle time of a schedule, one only needs to know the values of $M_{F_i}$ , $\Delta_{F_i}$ , $M_{B_i}$ , $\Delta_{B_i}$ . The exact decisions of which data from $x_0, \ldots, x_{i-1}$ has actually been offloaded is not required. This allows to design a Dynamic Programming algorithm to identify the offloading decisions that induce the smallest idle time. ### 5.3 Resulting Algorithm #### 5.3.1 Dynamic Programming Algorithm To formalize the dynamic programming algorithm, let us define IDLE $(i, m, d_F, d_B)$ as the smallest possible sum of idle times between (i) the start of the schedule and the end of $F_{i-1}$ and (ii) the start of $B_{i-1}$ and the end of the schedule, for all schedules S such that $M_{F_i} = m$ , $\Delta_{F_i} = d_F$ , $\Delta_{B_i} = d_B$ . Any schedule starts with a memory occupation of $|x_0|$ , and no idle time, so we can define IDLE $(0, |x_0|, 0, 0) = 0$ , and IDLE $(0, m, d_F, d_B) = \infty$ for all other values of $m, d_F, d_B$ . In order to compute IDLE $(i, m, d_F, d_B)$ for all i and all relevant values of $m, d_F, d_B$ , we use hash tables IDLE $_i$ indexed with $(m, d_F, d_B)$ , with the understanding that if $(m, d_F, d_B)$ is not stored in IDLE $_i$ , then IDLE $(i, m, d_F, d_B) = \infty$ . This leads to Algorithm 1, where IDLE $_i$ values are used to update IDLE $_{i+1}$ values, with two possible cases, either with a schedule that offloads $x_i$ , or with a schedule that does not. Once $IDLE_{L+1}$ is computed, TOTALIDLE can be found by adding the corresponding idle time $\epsilon_G$ between the forward and backward phases. Then, the smallest value in TOTALIDLE is the smallest possible idle time for any ordered, no-wait schedule. Finally, we can identify which offload decisions have led to this idle time, and then obtain the description of the corresponding schedule. The number of values kept in the hash table can be bounded in the following way: $M_F$ and $M_B$ are between 0 and $M_{\rm GPU}$ , $\Delta_F$ is between $-\sum_i u_{F_i} \beta$ and $\sum_i x[i]$ , and $\Delta_B$ is fixed once the three other values are specified. The number of possible values is thus $O(M_{\rm GPU}^2(\sum_i x[i] + u_{F_i}\beta))$ , and the complexity of Algorithm 1 is $O(LM_{\rm GPU}^2(\sum_i x[i] + u_{F_i}\beta))$ , which is indeed pseudo-polynomial. This optimal algorithm for the fractional communications model can be turned into a heuristic for the original problem, which we call DYNPROG. DYNPROG computes the optimal set of activations for the fractional communications model with Algorithm 1, and outputs the no-wait, ordered schedule which offloads exactly these activations. #### 5.3.2 Discretization Scheme To keep its computing time reasonable, we also include in DYNPROG a discretization scheme by fixing a number S of memory slots (S = 500 is a reasonable value in practice), where each slot has size $\frac{M}{S}$ . All memory sizes are then expressed as an integer number of slots, by rounding up if necessary, setting for example $\widetilde{\exp_i^F} = [\exp_i^F \cdot \frac{S}{M}]$ . The values $\exp_i^F, \exp_i^B$ , and $|y_i|$ are rounded up in this way. example $\widetilde{\operatorname{ex}_i^F} = \lceil \operatorname{ex}_i^F \cdot \frac{S}{M} \rceil$ . The values $\operatorname{ex}_i^F, \operatorname{ex}_i^B,$ and $|y_i|$ are rounded up in this way. It is also necessary to discretize the values of $u_{F_i}\beta$ and $u_{B_i}\beta$ , but these values need to be rounded $\operatorname{down}$ to ensure the feasibility of the produced solution in the original problem. However, since these values are always used as partial sums $\sum_{j=0}^i u_{F_j}\beta$ , we can perform a more precise rounding procedure: the partial sums are discretized by setting $\widetilde{\sigma_j^F} = \left\lfloor \frac{S}{M} \cdot \sum_{j=0}^i u_{F_j}\beta \right\rfloor$ , and then the individual values can be recovered by $\widetilde{u_{F_i}\beta} = \widetilde{\sigma_{i+1}^F} - \widetilde{\sigma_i^F}$ . The same procedure is applied to obtain $\widetilde{u_{B_i}\beta}$ . Finally, we apply special care to the discretization of the $|x_i|$ values. It is indeed crucial to obtain values as close as possible to the original values: rounding up directly the values in the same way as we did for the $|y_i|$ values ensures that the resulting solution is always feasible, but may require to offload significantly more data to ensure that all the non-offloaded activations fit into memory. On the other hand, rounding down some of the values may result in an unfeasible selection of non-offloaded data. We thus adopt an *iterative* scheme: we start with an optimistic rounding of the values, and if the resulting solution is not feasible, we increase by one the discretized value $|x_i|$ which is below, but closest to $|x_i|$ . Since optimal solutions of the dynamic program often choose to offload the first activations, the optimistic rounding is obtained by rounding up the partial sums $\sum_{j=0}^{i} |x_j|$ , in a similar way as for $u_{F_j}\beta$ values. Figure 5: Experimental results for image size 224 and batch size 32. ## 6 Experimental Analysis This section presents experimental results obtained on three different kinds of networks, whose implementation is available in the torchvision package of PyTorch: ResNet, DenseNet, and Inception v3. #### 6.1 Experimental Setting We have slightly modified these networks to represent them as linear chains, by grouping each non-linear part of the graph in a virtual layer. We have obtained the values of $u_F$ , $u_B$ , $\operatorname{ex}^F$ , $\operatorname{ex}^B$ , and the sizes of $x_i$ and $y_i$ by performing measures on sample data. These measurements were performed on a node equipped with a Nvidia Tesla V100-PCIE GPU card with 15.75GB of memory. We also measured the bandwidth $\beta$ to transfer data using PyTorch from the GPU to the RAM, and obtained around 12.2GB/s. We use all available depths for ResNet (18, 34, 50, 101, 152) and DenseNet (121, 161, 169 and 201). We use three different image sizes: small images of shape $224 \times 224$ (which is the default and minimal image size for all models of torchvision), medium images of shape $500 \times 500$ , and large images of shape $1000 \times 1000$ . During the training phase, for higher efficiency, it is classical to process images in *batches*, where several images are processed independently. For each model and image size, we consider different batch sizes that are powers of 2, starting from the smallest batch size that ensures a reasonable throughput. For each case, we compute schedules with three different algorithms: GREEDY (Section 4), DYNPROG (based on Algorithm 1, see Section 5.3), and VDNN. AUTOSWAP [39] is a score-based heuristic uses a weighted average of 4 priority scores to decide which activations should be offloaded in priority. The best weight combination is obtained with Bayesian Optimization. TFLMS [38] is a heuristic designed for general graphs (not necessarily sequential) in high bandwidth settings, but it does not use any profiling information and thus cannot adapt to the available memory. TFLMS is parameterized with the number of tensors to be offloaded and how many layers in advance the data should be prefetched. We present results with the parameters which, for a given memory size, achieve the lowest makespan among all possible values. Our VDNN is a heuristic based on ideas from VDNN++ [18]. The original VDNN++ offloads only the input of convolutions, because "CONV layers have a much longer computation latency, being more likely to effectively hide the latency of offload/prefetch", and explores two possibilities: either offload the input of every convolution, or of every other convolution. However, in our setting the layers are not annotated to know which ones corresponds to convolutions. Hence, in VDNN, we first compute the ratio $\frac{u_{F_i}}{|x_i|}$ for all operations, and then for all possible thresholds, we compute the no-wait, ordered schedule which offloads all the activations whose ratio is above the threshold, and the one which offloads half of them. VDNN outputs the best schedule out of all these choices. Note that these experiments cover real scenarios obtained from measurements performed on the plaform described above; however the results presented here are obtained by simulation, in which we compute the schedules for the different heuristics, and estimate their expected duration (and thus the corresponding throughput) based on the measurements. In particular, this allows to consider cases where the memory limit is higher than the available memory on our GPU card. #### 6.2 Representative Results A representative selection of achieved results is depicted in Figure 5. For each network, we run all algorithms with a memory limit varying from the minimum amount of memory required to run the network, to $M_{peak}$ which allows to process the network with no offloading. In each case, we also compute the lower bound LB(Proposition 3), and the plots show the ratio of the makespan obtained by each algorithm to the lower bound. We observe that both Greedy and DynProg outperform the VDNN heuristic in all cases, especially in low memory scenarios. Once correctly parameterized, TFLMS is able to obtain optimal makespan for the highest memory limit values. But it is unable to delay forward computations until enough memory is made available through offloading, and thus can not adapt to low memory settings when bandwidth is scarce. AutoSwap often produces the same solution as the GREEDY algorithm (for a much higher computational cost), but its performance depends on the random procedure of Bayesian Optimization and is thus very inconsistent. The DYNPROG approach obtains significantly better performance than GREEDY. The difference is small in many cases, except for the DenseNet networks where DynProg is able to consistently obtain almost optimal solutions. The spike that can be observed on these graphs for GREEDY and VDNN correspond to the memory limit $M_{\rm GPU}$ for which both terms of the lower bound LB are almost equal (i.e., the total execution time is very close to the time to transfer $M_{peak} - M_{GPU}$ ). Such cases are significantly more difficult to solve because both criteria need to be optimized carefully. Overall, DYNPROG obtains much more stable performance than VDNN and AUTOSWAP, and produces solutions over a much wider range than TFLMS. Furthermore, DYNPROG is able to consistently achieve a ratio below 1.2, which means that its throughput is at least 83% of the highest possible throughput. We next present the complete set of results, with two different presentations: we first show relative makespan like in the previous plot, which helps in comparing the performance of heuristics. Then we show the throughput (number of images processed by second) obtained for each case, which is the metric of interest for training DNNs. #### 6.3 Complete Results – Ratios To allow for a better view of the results, the memory limits on the next plots are scaled: 0% corresponds to the amount of memory required to process the chain, and 100% corresponds to the memory peak $M_{peak}$ . The results are shown on Figures 6-12. #### 6.4 Complete results – Throughhut On the next plots, we show raw results, without normalizing with the lower bound. The y axis shows the throughput obtained, which is the number of images processed by seconds: $T = \frac{\text{batch size}}{\text{makespan}}$ . The results are shown on Figures 13-19. ### 7 Conclusions In this paper, we address the problem of memory usage during the training phase of Deep Neural Networks. Previous works [17, 18] have advocated to offload some of the data onto the memory of the CPU, and to prefetch them back when needed. We propose a formal algorithmic model of the corresponding scheduling problem, where the goal is to identify which activations should be offloaded so as to minimize the total Figure 6: Relative Makespan results for ResNet with small images (224x224). Figure 7: Relative Makespan results for ResNet with medium images (500x500). Figure 8: Relative Makespan results for ResNet with large images (1000x1000). Figure 9: Relative Makespan results for DenseNet with small images (224x224). Figure 10: Relative Makespan results for DenseNet with medium images $(500 \times 500)$ . Figure 11: Relative Makespan results for DenseNet with large images (1000x1000). Figure 12: Relative Makespan results for Inception. Figure 13: Throughput results for ResNet with small images (224x224). Figure 14: Throughput results for ResNet with medium images (500x500). Figure 15: Throughput results for ResNet with large images ( $1000 \times 1000$ ). Figure 16: Throughput results for DenseNet with small images (224x224). Figure 17: Throughput results for DenseNet with medium images (500x500). Figure 18: Throughput results for DenseNet with large images (1000x1000). Figure 19: Throughput results for Inception. execution time. We prove that this problem is NP-hard in the strong sense, and we propose two heuristics based on simpler relaxations of the problem. The GREEDY heuristic always offloads the first activations in the network. This very simple technique nevertheless achieves good results in our experimental evaluation. The DYNPROG algorithm is a more sophisticated approach which takes into account the fact that activations cannot be partially transferred. It allows to obtain better solutions in favorable cases, but achieves worse performance with deeper neural networks, because of the discretization scheme. In any case, both algorithms provide significant improvements over the previous approach. This work opens several promising research directions. A validation with real experiments would allow to confirm the relevance of the assumptions made in the model. Since our theoretical analysis shows that being able to offload activations partially makes the problem much easier, it could be very interesting to assess in which cases this could be technically feasible. Finally, this offloading technique seems to be complementary of the checkpointing approach: some activations can be transferred to the CPU while others can be recomputed. Solving the corresponding algorithmic problem might be challenging, but would certainly yield a significant improvement for training large and deep models. ### References - [1] C. Szegedy, W. Liu, Y. Jia, P. Sermanet, S. Reed, D. Anguelov, D. Erhan, V. Vanhoucke, and A. Rabinovich, "Going deeper with convolutions," in *CVPR*, June 2015. - [2] K. He, X. Zhang, S. Ren, and J. Sun, "Deep residual learning for image recognition," in CVPR, June 2016. - [3] G. Huang, Z. Liu, L. van der Maaten, and K. Q. Weinberger, "Densely connected convolutional networks," in *IEEE CVPR*, 2017. - [4] P. Goyal, P. Dollár, R. Girshick, P. Noordhuis, L. Wesolowski, A. Kyrola, A. Tulloch, Y. Jia, and K. He, "Accurate, large minibatch sgd: Training imagenet in 1 hour," 2017. - [5] Y. You, Z. Zhang, C.-J. Hsieh, J. Demmel, and K. Keutzer, "Imagenet training in minutes," 2017. - [6] S. Rota Bulò, L. Porzi, and P. Kontschieder, "In-place activated batchnorm for memory-optimized training of dnns," in *Proceedings of CVPR*, 2018, pp. 5639–5647. - [7] G. Pleiss, D. Chen, G. Huang, T. Li, L. van der Maaten, and K. Q. Weinberger, "Memory-efficient implementation of densenets," arXiv preprint arXiv:1707.06990, 2017. - [8] J. Carranza-Rojas, H. Goeau, P. Bonnet, E. Mata-Montero, and A. Joly, "Going deeper in the automated identification of herbarium specimens," *BMC Evolutionary Biology*, vol. 17, no. 1, p. 181, 2017. - [9] S. Ghadai, X. Yeow Lee, A. Balu, S. Sarkar, and A. Krishnamurthy, "Multi-level 3d cnn for learning multi-scale spatial features," in *IEEE CVPR Workshops*, 2019, pp. 0–0. - [10] Y. Feng, Z. Zhang, X. Zhao, R. Ji, and Y. Gao, "Gvcnn: Group-view convolutional neural networks for 3d shape recognition," in *IEEE CVPR*, 2018, pp. 264–272. - [11] H. Su, S. Maji, E. Kalogerakis, and E. Learned-Miller, "Multi-view convolutional neural networks for 3d shape recognition," in *IEEE ICCV*, 2015, pp. 945–953. - [12] K. Hara, H. Kataoka, and Y. Satoh, "Can spatiotemporal 3d cnns retrace the history of 2d cnns and imagenet?" in *IEEE CVPR pages=6546-6555*, year=2018. - [13] Z. Shou, J. Chan, A. Zareian, K. Miyazawa, and S.-F. Chang, "Cdc: Convolutional-de-convolutional networks for precise temporal action localization in untrimmed videos," in *IEEE CVPR*, 2017, pp. 5734–5743. - [14] S. Ioffe and C. Szegedy, "Batch normalization: Accelerating deep network training by reducing internal covariate shift," arXiv preprint arXiv:1502.03167, 2015. - [15] S. Santurkar, D. Tsipras, A. Ilyas, and A. Madry, "How does batch normalization help optimization?" in Advances in Neural Information Processing Systems, 2018, pp. 2483–2493. - [16] M. Kusumoto, T. Inoue, G. Watanabe, T. Akiba, and M. Koyama, "A graph theoretic framework of recomputation algorithms for memory-efficient backpropagation," arXiv preprint arXiv:1905.11722, 2019. - [17] M. Rhu, N. Gimelshein, J. Clemons, A. Zulfiqar, and S. W. Keckler, "vdnn: Virtualized deep neural networks for scalable, memory-efficient neural network design," in *The 49th Annual IEEE/ACM International Symposium on Microarchitecture*. IEEE Press, 2016, p. 18. - [18] S. S. B, A. Garg, and P. Kulkarni, "Dynamic memory management for gpu-based training of deep neural networks," in *IEEE International Parallel and Distributed Processing Symposium (IPDPS)*. IEEE Press, 2019. - [19] M. Zinkevich, M. Weimer, L. Li, and A. J. Smola, "Parallelized stochastic gradient descent," in *Advances in neural information processing systems*, 2010, pp. 2595–2603. - [20] T. Paine, H. Jin, J. Yang, Z. Lin, and T. Huang, "Gpu asynchronous stochastic gradient descent to speed up neural network training," arXiv preprint arXiv:1312.6186, 2013. - [21] J. Dean, G. Corrado, R. Monga, K. Chen, M. Devin, M. Mao, A. Senior, P. Tucker, K. Yang, Q. V. Le et al., "Large scale distributed deep networks," in *Advances in neural information processing systems*, 2012, pp. 1223–1231. - [22] A. Griewank, "On automatic differentiation," Mathematical Programming: recent developments and applications, vol. 6, no. 6, pp. 83–107, 1989. - [23] A. Adcroft, J. Campin, S. Dutkiewicz, C. Evangelinos, D. Ferreira, G. Forget, B. Fox-Kemper, P. Heimbach, C. Hill, E. Hill *et al.*, "Mitgcm user manual," 2008. - [24] P. Brubaker, Engineering Design Optimization using Calculus Level Methods, 2016. - [25] A. Griewank and A. Walther, "Algorithm 799: Revolve: an implementation of checkpointing for the reverse or adjoint mode of computational differentiation," *ACM Transactions on Mathematical Software (TOMS)*, vol. 26, no. 1, pp. 19–45, 2000. - [26] A. Gruslys, R. Munos, I. Danihelka, M. Lanctot, and A. Graves, "Memory-efficient backpropagation through time," in *Advances in Neural Information Processing Systems*, 2016, pp. 4125–4133. - [27] T. Chen, B. Xu, C. Zhang, and C. Guestrin, "Training deep nets with sublinear memory cost," arXiv preprint arXiv:1604.06174, 2016. - [28] N. Kukreja, J. Hückelheim, and G. J. Gorman, "Backpropagation for long sequences: beyond memory constraints with constant overheads," arXiv preprint arXiv:1806.01117, 2018. - [29] O. Beaumont, L. Eyraud-Dubois, J. Herrmann, A. Joly, and A. Shilova, "Optimal checkpointing for heterogeneous chains: how to train deep neural networks with limited memory," Inria Bordeaux Sud-Ouest, Research Report RR-9302, Nov. 2019. [Online]. Available: https://hal.inria.fr/hal-02352969 - [30] R. Kumar, M. Purohit, Z. Svitkina, E. Vee, and J. Wang, "Efficient rematerialization for deep networks," in *Advances in Neural Information Processing Systems*, 2019, pp. 15146–15155. - [31] J. Feng and D. Huang, "Optimal gradient checkpoint search for arbitrary computation graphs," 2018. - [32] P. Jain, A. Jain, A. Nrusimha, A. Gholami, P. Abbeel, K. Keutzer, I. Stoica, and J. E. Gonzalez, "Checkmate: Breaking the memory wall with optimal tensor rematerialization," 2019. - [33] A. Paszke, S. Gross, S. Chintala, G. Chanan, E. Yang, Z. DeVito, Z. Lin, A. Desmaison, L. Antiga, and A. Lerer, "Automatic differentiation in pytorch," 2017. - [34] "Periodic checkpointing in pytorch," 2018, https://pytorch.org/docs/stable/checkpoint.html. - [35] M. Rhu, M. O'Connor, N. Chatterjee, J. Pool, Y. Kwon, and S. W. Keckler, "Compressing dma engine: Leveraging activation sparsity for training deep neural networks," in 2018 IEEE International Symposium on High Performance Computer Architecture (HPCA). IEEE, 2018, pp. 78–91. - [36] Y. Kwon and M. Rhu, "Beyond the memory wall: A case for memory-centric hpc system for deep learning," in 2018 51st Annual IEEE/ACM International Symposium on Microarchitecture (MICRO). IEEE, 2018, pp. 148–161. - [37] C. Meng, M. Sun, J. Yang, M. Qiu, and Y. Gu, "Training deeper models by gpu memory optimization on tensorflow," in *Proc. of ML Systems Workshop in NIPS*, 2017. - [38] T. D. Le, H. Imai, Y. Negishi, and K. Kawachiya, "Tflms: Large model support in tensorflow by graph rewriting," arXiv preprint arXiv:1807.02037, 2018. - [39] J. Zhang, S. H. Yeung, Y. Shu, B. He, and W. Wang, "Efficient memory management for gpu-based deep learning systems," arXiv preprint arXiv:1903.06631, 2019. - [40] L. Wang, J. Ye, Y. Zhao, W. Wu, A. Li, S. L. Song, Z. Xu, and T. Kraska, "Superneurons: Dynamic gpu memory management for training deep neural networks," *SIGPLAN Not.*, vol. 53, no. 1, p. 41–53, Feb. 2018.