A multi-dimensional Morton-ordered block storage for mode-oblivious tensor computations
Filip Pawlowski, Bora Uçar, Albert-Jan Yzelman

To cite this version:
Filip Pawlowski, Bora Uçar, Albert-Jan Yzelman. A multi-dimensional Morton-ordered block storage for mode-oblivious tensor computations. Journal of computational science, 2019, 33, pp.34-44. 10.1016/j.jocs.2019.02.007. hal-02082524

HAL Id: hal-02082524
https://inria.hal.science/hal-02082524
Submitted on 28 Mar 2019

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
This is a preprint version of the following published document:


This work is licensed under a Creative Commons “Attribution-NonCommercial-NoDerivatives 4.0 International” license.
A multi-dimensional Morton-ordered block storage for
mode-oblivious tensor computations

Filip Pawłowski\textsuperscript{a,b,*}, Bora Uçar\textsuperscript{c}, Albert-Jan Yzelman\textsuperscript{a}

\textsuperscript{a}Huawei Technologies France
20 Quai du Point du Jour, 92100 Boulogne-Billancourt, France
\textsuperscript{b}ENS Lyon, France
\textsuperscript{c}Univ Lyon, CNRS, ENS de Lyon, Inria, Université Claude-Bernard Lyon 1,
LIP UMR 5668, F-69007 Lyon, France

\textbf{Abstract}

Computation on tensors, treated as multidimensional arrays, revolve around
generalized basic linear algebra subroutines (BLAS). We propose a novel data
structure in which tensors are blocked and blocks are stored in an order de-
termined by Morton order. This is not only proposed for efficiency reasons,
but also to induce efficient performance regardless of which mode a general-
ized BLAS call is invoked for; we coin the term \textit{mode-oblivious} to describe data
structures and algorithms that induce such behavior. Experiments on one of
the most bandwidth-bound generalized BLAS kernel, the tensor–vector multi-
plication, not only demonstrate superior performance over two state-of-the-art
variants by up to 18\%, but additionally show that the proposed data structure
induces a 71\% less sample standard deviation for tensor–vector multiplication
across $d$ modes, where $d$ varies from 2 to 10. Finally, we show our data structure
naturally expands to other tensor kernels and demonstrate up to 38\% higher
performance for the higher-order power method.

\textit{Keywords:} tensor computations, data structure, Morton order, tensor–vector
multiplication

\textit{2010 MSC:} 15A72, 68P05
1. Introduction

We investigate computations on dense tensors (or multidimensional arrays) in $d$ modes (dimensions). Tensor operations apply to specific modes; tensor–vector multiplication (TVM), tensor–matrix multiplication (TMM), and tensor–tensor multiplication (TTM), e.g., each operate on a subset of modes of the input tensor. We dub algorithms such as the TVM, TMM, and TTM kernels. Much in line with the original BLAS definition [7, 8], we classify the TVM as a generalized BLAS level-2 (BLAS2) kernel, while we classify the TMM, TTM, and Khatri-Rao products [10] as generalized BLAS3 ones. These kernels form core components in tensor computation algorithms [1]; one example is the computation of Candecomp/Parafac decomposition of tensors using the alternating least squares method [2] and its computationally efficient implementations [10, 21, 13].

We define a tensor kernel to be mode-aware if its performance strongly depends on the mode in which the kernel is applied; otherwise, we define the kernel to be mode-oblivious. This informal definition is in-line with the more widely known concept of cache-aware versus cache-oblivious algorithms [9]. We propose blockwise storage for tensors to mode-obliviously support common tensor kernels. We closely investigate the TVM kernel, which is the most bandwidth-bound and thus the most difficult one to achieve high performance for. Efficient TMM and TTM kernels, in contrast, often make use of the compute-bound general matrix–matrix multiplication (BLAS3).

Tensors are commonly stored in an unfolded fashion, which corresponds to a higher-dimensional equivalent to row-major or column-major storage for matrices; while a matrix can be unfolded in two different ways, $d$-dimensional tensors can be stored in $d!$ different ways. Section 2 discusses previous work in tensor computations, including tensor storage. Section 3 continues by first developing a notation for precisely describing a tensor layout in computer memory and for describing how an algorithm operates on tensor data stored as such.

Section 4 discusses various ways for implementing the TVM. It first notes
its similarity to the matrix–vector multiplication (MVM): it takes a tensor, the
index of a mode, and a vector of size conformal to that mode’s size and performs
scalar multiply and add operations. In fact the MVM kernel can be used to
carry out a TVM by either i) reorganizing the tensor in memory (unfolding the
tensor) followed by a single MVM, or ii) reinterpreting the tensor as a series of
matrices, on which a series of MVM operations are executed. We describe how
to implement them using BLAS2, resulting in two highly optimized baseline
methods. The section then introduces our proposed blocked data structure for
efficient, mode-oblivious performance. A blocked tensor is a tensor with smaller
equally-sized tensors as its elements. We consider only the case where smaller
tensor blocks are stored in an unfolded fashion and are processed using one or
more BLAS2 calls. We define two block layouts, which determine the order of
processing of the smaller blocks: either a simple ordering of dimensions or one
inferred from the Morton order [20].

The experiments in Section 5 show that the Morton order blocked data
structure offers higher performance on the TVM kernel when compared to the
state-of-the-art methods, while maintaining a significantly lower standard devi-
ation of performance when applied on the various modes, thus indeed achieving
mode-oblivious behavior. We show the proposed data structure easily extends
to other tensor kernels by implementing a higher-order power method, and show
the superior performance observed for the TVM is retained. We conclude and
suggest future work in Section 6.

2. Related work

To the best of our knowledge, ours is the first work discussing a blocking
approach for obtaining efficient, mode-oblivious tensor computations. A dense
tensor–vector multiplication routine is closely related to the BLAS2, of which
there are many implementations: some well-known are OpenBLAS [28], AT-
LAS [27], and Intel MKL [12]. BLIS is a code generator library that can emit
BLAS kernels which operate without the need to reorganize input matrices in
case elements are strided. However, strided algorithms tend to perform worse than direct BLAS calls when those can be made instead; which for most tensor computations is possible.

Li et al. discuss an algorithm for the TMM that uses BLAS3 routines and an auto-tuning approach. They compare their work to an unfolding-based approach, common in the related literature. This latter approach explicitly unfolds the tensor storage to use an optimized matrix–matrix (MM) multiplication kernel directly. The unfolding-based approach not only requires unfolding of the input, but also requires unfolding of the output. Li et al. instead propose a parallel loop-based algorithm: a loop of the BLAS3 kernels which operate in-place on parts of the tensor such that no unfolding is required. They use some heuristics and two microbenchmarks to decide on the size of the MM kernel and the distribution of the threads among the loops. Li et al. do not discuss blocking explicitly.

Kjolstad et al. propose The Tensor Algebra Compiler (taco) for tensor computations. It generates code, mixing dense and sparse storages for different modes of a tensor according to the operands of a tensor algebraic expression. Supported formats aside from the dense unfolded storage are Compressed Sparse Row (otherwise known as Compressed Row Storage, CSR/CRS), its column-oriented variant, and (by recursive use of CSR/CSC) Compressed Sparse Fibers. Lorton and Wise use the Morton order within a blocked data structure for dense matrices, for the matrix–matrix multiplication operation. Yzelman and Bisseling discuss the use of the Hilbert space-filling curve for the sparse matrix–vector multiplication. Both studies are motivated by cache-obliviousness and did not consider mode-obliviousness. Walker investigates Morton ordering for 2D arrays to obtain efficient memory access in parallel systems. In recent work, Li et al. propose a data structure for sparse tensors which uses the Morton order to sort individual nonzero elements of a sparse tensor to put them in blocks, for efficient representation of sparse tensors.

A related and more computationally involved operation, known as “tensor-
tensor contraction” have received considerable attention. This operation is the most general form of the multiplication operation in (multi)linear algebra. CTF [23], TBLIS [19], and GETT [24] are recent libraries carrying out this operation based on principles and lessons learned for high performance matrix–matrix multiplication. Apart from not explicitly considering TVM, these do not adapt the tensor layout. As a consequence, they all require transpositions.

3. Background and notation

We use the notation taken in part from Kolda and Bader [15]. We use a calligraphic font for tensors, e.g., \( \mathcal{A} \), capital letters for matrices and regular letters for vectors. We refer to individual dimensions using integers from 0 to \( d - 1 \) and use \( n_0 \times n_1 \times \cdots \times n_{d-1} \) to denote the sizes of a \( d \)-dimensional tensor \( \mathcal{A} \); such a tensor has \( \Pi_{i=0}^{d-1} n_i \) elements. We assume tensors have real values; although the discussion can apply to other fields.

The \( k \)-mode tensor–vector multiplication of a tensor \( \mathcal{A} \in \mathbb{R}^{n_0 \times n_1 \times \cdots \times n_{d-1}} \) with a vector \( v \in \mathbb{R}^{n_k} \) is denoted by the symbol \( \times_k \):

\[
\mathcal{P} = \mathcal{A} \times_k v \quad \text{where} \quad \mathcal{P} \in \mathbb{R}^{n_0 \times n_1 \times \cdots \times n_{k-1} \times 1 \times n_{k+1} \cdots n_{d-1}},
\]

where for all \( i_0, i_1, \ldots, i_{k-1}, i_{k+1}, \ldots, i_{d-1} \),

\[
\mathcal{P}_{i_0, i_1, \ldots, i_{k-1}, 0, i_{k+1}, \ldots, i_{d-1}} = \sum_{i_k=0}^{n_k-1} \mathcal{A}_{i_0, i_1, \ldots, i_{k-1}, i_k} v_{i_k}.
\]

The above formulation is a contraction of the tensor along the \( k \)th mode. We assume that the operation does not drop the contracted mode; the resulting tensor is always \( d \)-dimensional, where the \( k \)th dimension is of size one. For the advantages of this formulation see Bader and Kolda [1, Section 3.2].

In this paper we shall use a flat notation. For example, the following represents an order-3 tensor using a visual separation between the slices 0 (lower left
quadrant) and 1 (top right quadrant):

\[
\mathcal{B} = \begin{pmatrix}
41 & 43 & 47 & 53 \\
59 & 61 & 67 & 71 \\
73 & 79 & 83 & 89 \\
2 & 3 & 5 & 7 \\
11 & 13 & 17 & 19 \\
23 & 29 & 31 & 37
\end{pmatrix} \in \mathbb{R}^{3 \times 4 \times 2}. \tag{3.1}
\]

A layout of a tensor \( \mathcal{A} \), denoted as \( \rho(\mathcal{A}) \), is a function which maps tensor elements \( \mathcal{A}_{i_0,i_1,\ldots,i_{d-1}} \) onto an array of size \( \Pi_{i=0}^{d-1} n_i \):

\[
\rho(\mathcal{A}) : \{0,1,\ldots,n_0-1\} \times \{0,1,\ldots,n_1-1\} \times \cdots \times \{0,1,\ldots,n_{d-1}-1\} \mapsto \{0,1,\ldots,\Pi_{i=0}^{d-1} n_i - 1\}.
\]  

A layout of a tensor defines the order in which the tensor elements are stored in computer memory. We always assume that a tensor is stored in a contiguous memory area.

Let \( \rho_\pi(\mathcal{A}) \) be a layout associated with a permutation \( \pi \) of \( (0,1,\ldots,d-1) \) such that

\[
\rho_\pi(\mathcal{A}) : (i_0,i_1,\ldots,i_{d-1}) \mapsto \sum_{k=0}^{d-1} i_{\pi_k} \prod_{j=k+1}^{d-1} n_{\pi_j}.
\]  

Conversely, the \( i \)th element in memory corresponds to the tensor element with coordinates given by the inverse of the layout \( \rho_\pi^{-1}(\mathcal{A}) \):

\[
i_k = \left\lfloor \frac{i}{\prod_{j=k+1}^{d-1} n_{\pi_j}} \right\rfloor \pmod{n_k}, \text{ for all } k \in \{0,\ldots,d-1\}.
\]

For matrices, this relates to the concept of row-major and column-major layout, which, using the layout definition \( (3.2) \), correspond to \( \rho_{(0,1)}(\mathcal{A}) \) and \( \rho_{(1,0)}(\mathcal{A}) \), respectively. Such a permutation-based layout is called a tensor unfolding \[15\] and describes the case where a tensor is stored as a regular multidimensional array.

Let \( \rho_Z(\mathcal{A}) \) be a Morton layout defined by the space-filling Morton order \[20\]. The Morton order is defined recursively, where at every step the covered space is subdivided into two within every dimension; for 2D planar areas
this creates four cells, while for 3D it creates eight cells. In every two dimensions
the order between cells is given by a (possibly rotated) Z. Let \( w \) be the number
of bits used to represent a single coordinate, and let \( i_k = (l_0^{k} \ldots l_{w-1}^{k})_2 \) for
\( k = 0, 1, \ldots, d - 1 \) be the bit representation of each coordinate. The Morton
order in \( d \) dimensions \( \rho_Z(A) \) can then be defined as
\[
\rho_Z(A) : (i_0, i_1, \ldots, i_{d-1}) \mapsto (l_0^0l_1^0 \ldots l_0^{d-1}l_1^{d-1} \ldots l_w^0l_{w-1}^0 \ldots l_{w-1}^{d-1})_2 .
\] (3.3)
The inverse \( \rho_Z^{-1}(A) \) yields the coordinates of the \( i \)th consecutively stored element
in memory, where \( i = (l_0l_1 \ldots l_{d-1})_2 \):
\[
\rho_Z^{-1}(A) : i \mapsto (i_0, i_1, \ldots, i_{d-1}) \quad \text{where} \quad i_k = (l_k + 0d l_{k+1}d \ldots l_{k+(w-1)d})_2 ,
\] (3.4)
for all \( k \in \{0, 1, \ldots, d - 1\} \).

Let \( M_{\rho_Z}^{k \times l}(A) \) be the matricization of \( A \) which views a tensor layout \( \rho_z(A) \)
as a \( k \times l \) matrix:
\[
M_{\rho_Z}^{k \times l}(A) : \mathbb{R}^{n_0 \times n_1 \times \cdots \times n_{d-1}} \mapsto \mathbb{R}^{k \times l} ,
\]
where \( \pi \) is a permutation of \( (0, \ldots, d - 1) \), \( kl = \Pi_{i=0}^{d-1} n_i \), and \( k = \Pi_{k=0}^{b} n_{\pi_k} \) for
some \( 0 \leq b \leq d - 1 \). We relate the entries \( (M_{\rho_Z}^{k \times l}(A))_{i,j} \) to \( A_{i_0, i_1, \ldots, i_{d-1}} \) by
\[
i = \sum_{k=0}^{b} i_{\pi_k} \prod_{j=k+1}^{b} n_{\pi_j} \quad \text{and} \quad j = \sum_{k=b+1}^{d-1} i_{\pi_k} \prod_{j=k+1}^{d-1} n_{\pi_j} ,
\]
where \( i \in \{0, 1, \ldots, k - 1\} \), \( j \in \{0, 1, \ldots, l - 1\} \) and \( i_k \in \{0, 1, \ldots, n_k - 1\} \).

For example, \( M_{\rho_{(0,1,2)}}^{3 \times 8}(B) \) corresponds to the following \( n_0 \times n_1n_2 \) matricization of
\( \rho_{(0,1,2)}(B) \) (3.1):
\[
M_{\rho_{(0,1,2)}}^{3 \times 8}(B) = \begin{pmatrix}
2 & 41 & 3 & 43 & 5 & 47 & 7 & 53 \\
11 & 59 & 13 & 61 & 17 & 67 & 19 & 71 \\
23 & 73 & 29 & 79 & 31 & 83 & 37 & 89
\end{pmatrix} \in \mathbb{R}^{3 \times 8} .
\]

4. Algorithms for tensor–vector multiplication

In this section, we describe two algorithms which correspond to the current state of the art. Additionally, we propose two block algorithms to perform
The number of floating point operations (flops) of a $k$-mode TVM is $2\Pi_{i=0}^{d-1} n_i$. The minimum number of data elements touched is:

$$\Pi_{i=0}^{d-1} n_i + \frac{\Pi_{i=0}^{d-1} n_i}{n_k} + n_k,$$

where $\Pi_{i=0}^{d-1} n_i$ is the size of the input tensor, $\frac{\Pi_{i=0}^{d-1} n_i}{n_k}$ is the size of the output tensor, and $n_k$ is the size of the input vector. The arithmetic intensity of the TVM is the ratio of its floating point operations to its memory accesses:

$$\frac{2\Pi_{i=0}^{d-1} n_i}{w(\Pi_{i=0}^{d-1} n_i + \frac{\Pi_{i=0}^{d-1} n_i}{n_k} + n_k)} \text{ flop per byte},$$

where $w$ is the number of bytes required to store a single element. This lies between $1/w$ and $2/w$ and thus represents an extremely bandwidth-bound operation. The MVM is in same range of arithmetic intensity.

We cast all TVM algorithms formulated in this section as one or more calls to one of two types of MVMs: the left-hand sided multiplication $vm (u = vA)$ and the right-hand sided multiplication $mv (u = Av)$. Both assume a $\rho_{(0,1)}$ layout for $A$; i.e., a row-major storage. Both MVM operations correspond to standard BLAS2 calls, thus enabling the use of state-of-the-art BLAS libraries.

### 4.1. Two state-of-the-art tensor–vector multiplication algorithms

First, we discuss two common algorithms to compute a $k$-mode TVM assuming a tensor with $\rho_{\pi}$ layout. Algorithm 1 repeatedly invokes a column-major MVM on consecutive parts of the tensor in-place, by matricization. Algorithm 2 instead reordered the tensor in memory such that the data is aligned for a single column-major MVM.

Both algorithms rely on a single MVM kernel for the case when $\pi_0 = k$ or $\pi_{d-1} = k$, in which case the memory touched by the MVM kernel corresponds...
Algorithm 1 \( tv\text{Looped}(\mathcal{A}, v, k, \rho_\pi(\mathcal{A})) \): the looped tensor–vector multiplication

Input: An \( n_0 \times n_1 \times \cdots \times n_{d-1} \) tensor \( \mathcal{A} \) with \( \rho_\pi(\mathcal{A}) \)
\( \text{An } n_k \times 1 \text{ vector } v, \text{ for } k \in \{0, 1, \ldots, d-1\} \)

Output: An \( n_0 \times n_1 \times \cdots \times n_{k-1} \times 1 \times n_{k+1} \times \cdots \times n_{d-1} \) tensor \( \mathcal{B} \)
\( \mathcal{B} = \mathcal{A} \pi_k \text{ with } \rho_\pi(\mathcal{B}) \)

1. \( n = \Pi_{i=0}^{d-1} n_i \) \( \triangleright \) Number of tensor elements.
2. if \( \pi_{d-1} \) equals \( k \) then
3. Let \( A = M_{\rho_\pi}^{n/n_k \times n_k}(\mathcal{A}) \) \( \triangleright \) Reinterpret \( \mathcal{A} \) as a tall-skinny \( \rho_{(0,1)} \)-matrix.
4. \( u \leftarrow mv(A,v) \triangleright \) A single \( mv \) computes \( \mathcal{B} \).
5. return \( \mathcal{B} = (M_{\rho_\pi}^{n/n_k \times 1})^{-1}(u) \) \( \triangleright \) Reinterpret \( u \) as a tensor.
6. else
7. Let \( r = \prod_{i=0}^{d-1} n_{\pi_i} \) and \( s = r/n_k \)
8. Let \( A = M_{\rho_\pi}^{n/r \times n_k}(\mathcal{A}) \) \( \triangleright \) Reinterpret \( \mathcal{A} \) as \( n/r \) wide \( \rho_{(0,1)} \)-matrices.
9. Let \( B \) be an \( n/r \times s \) matrix with \( \rho_{(0,1)}(B) \) \( \triangleright \) \( n/r \) vectors of length \( s \).
10. for \( i = 0 \) to \( (n/r) - 1 \) do
11. \( B_{i,:} \leftarrow vm(v^T, A_{im_{\pi}:(i+1)n_k,:}) \)
12. return \( \mathcal{B} = (M_{\rho_\pi}^{n/r \times s})^{-1}(B) \) \( \triangleright \) Reinterpret \( B \) as a tensor.

Algorithm 2 \( tv\text{Unfold}(\mathcal{A}, v, k, \rho_\pi(\mathcal{A})) \): the unfold tensor–vector multiplication

Input: An \( n_0 \times n_1 \times \cdots \times n_{d-1} \) tensor \( \mathcal{A} \) with \( \rho_\pi(\mathcal{A}) \)
\( \text{An } n_k \times 1 \text{ vector } v, \text{ for } k \in \{0, 1, \ldots, d-1\} \)

Output: An \( n_0 \times n_1 \times \cdots \times n_{k-1} \times 1 \times n_{k+1} \times \cdots \times n_{d-1} \) tensor \( \mathcal{B} \)
\( \mathcal{B} = \mathcal{A} \pi_k \text{ with } \rho_\pi(\mathcal{B}) \)

1. \( n = \Pi_{i=0}^{d-1} n_i \) \( \triangleright \) Number of tensor elements.
2. if \( \pi_{d-1} \) equals \( k \) then
3. Let \( A = M_{\rho_\pi}^{n/n_k \times n_k}(\mathcal{A}) \) \( \triangleright \) Reinterpret \( \mathcal{A} \) as a tall-skinny \( \rho_{(0,1)} \)-matrix.
4. \( u \leftarrow mv(A,v) \)
5. return \( \mathcal{B} = (M_{\rho_\pi}^{n/n_k \times 1})^{-1}(u) \)
6. else if \( \pi_0 \) equals \( k \) then
7. Let \( A = M_{\rho_\pi}^{n \times n/n_k}(\mathcal{A}) \) \( \triangleright \) Reinterpret \( \mathcal{A} \) as a wide \( \rho_{(0,1)} \)-matrix.
8. \( u \leftarrow vm(v^T, A) \)
9. return \( \mathcal{B} = (M_{\rho_\pi}^{1 \times n/n_k})^{-1}(u) \)
10. else
11. Let \( r = \prod_{i=0}^{d-1} n_{\pi_i} \) and \( s = r/n_k \)
12. Let \( A = M_{\rho_\pi}^{n/r \times n_k}(\mathcal{A}) \) \( \triangleright \) Reinterpret \( \mathcal{A} \) as \( n/r \) wide matrices.
13. Let \( U \) be an empty \( n_k \times n/n_k \) matrix with layout \( \rho_{(0,1)}(U) \)
14. for \( i = 0 \) to \( (n/r) - 1 \) do
15. \( \text{for } j = 0 \) to \( n_k - 1 \) do
16. \( U_{i,:\pi:(i+1)n_k,:} = A_{im_{\pi}+j,:} \) \( \triangleright \) Rearrange \( A \) into \( U \) (tensor unfolding).
17. \( u \leftarrow vm(v^T, U) \) \( \triangleright \) A single \( vm \) can now compute \( \mathcal{B} \).
18. return \( \mathcal{B} = (M_{\rho_\pi}^{1 \times n/n_k})^{-1}(u) \) \( \triangleright \) Reinterpret \( u \) as a tensor.
to the minimum number of elements touched \[4.1\]. For all other modes, the
two algorithms exhibit different behavior. Algorithm \(1\) touches at least
\[
\prod_{i=\pi_k^{-1}}^{\pi_k^{-1} - 1} n_{\pi_i} + \prod_{i=\pi_k^{-1} + 1}^{\pi_k^{-1}} n_{\pi_i} + n_k
\]
data elements for each of the \(\prod_{i=0}^{\pi_k^{-1} - 1} n_{\pi_i}\) MVM calls. This brings the data
movement overhead of Algorithm \(1\) to
\[
\left(\prod_{i=0}^{\pi_k^{-1} - 1} n_{\pi_i} - 1\right) n_k.
\]

Algorithm \(2\) performs an explicit unfold of the tensor memory which instead
incurs an overhead of \(2\prod_{i=0}^{d-1} n_i\). We choose a \(\rho_{(1,0)}\)-layout for the unfolded
\(U\) instead of a \(\rho_{(0,1)}\)-layout since the latter would require element-by-element
copies, while the former can copy ranges of size \(\prod_{i=\pi_k^{-1} + 1}^{\pi_k^{-1}} n_{\pi_i}\). Furthermore,
the former accesses the input tensor consecutively while individual accesses on
the unfold matrix are interleaved; this is faster than the reverse.

4.2. Block tensor–vector multiplication algorithms

An order-\(d\) blocked tensor \(A \in \mathbb{R}^{n_0 \times n_1 \times \cdots \times n_d - 1}\) consists of a total of \(\prod_{i=0}^{d-1} a_i\)
blocks \(A_j \in \mathbb{R}^{b_0 \times b_1 \times \cdots \times b_d - 1}\) where \(n_k = a_k b_k\) for all \(k \in \{0, 1, \ldots, d - 1\}\). A
blocked layout for blocked tensors stores each block consecutively in memory.
Individual blocks use a uniform layout. Given a blocked layout \(\rho_0 \rho_1 (A)\), a block
is stored as the \(\rho_0 (A) (i_0, i_1, \ldots, i_{d-1})\)th block in the memory occupied by the
tensor, while an element of a block is stored as the \(\rho_1 (A_0) (i_0, i_1, \ldots, i_{d-1})\)th in
the memory occupied by the block. It is thus a combination of two layouts: \(\rho_0\)
at the block-level, and \(\rho_1\) within blocks.

We store blocks with \(\rho_z\) layout to take advantage of the TVM algorithms
from Section 4.1 that exploit highly optimized BLAS2 routines. Algorithm \(3\) is
a general block TVM algorithm which visits the blocks in the order imposed
by the \(\rho_0\) layout. When the TVM of a block finishes, the next block offset in
the output tensor and the associated positions of the vector entry are computed
using the \texttt{nextBlock} function, which implements the block order.
**Algorithm 3** \(btv(A, v, k, nextBlock_{\rho_\pi}, tv)\): the block tensor–vector multiplication algorithm

| Input: | An \(n_0 \times n_1 \times \cdots \times n_{d-1}\) blocked tensor \(A\) with \(\rho_0 \rho_\pi(A)\) consisting of \(\prod_{i=0}^{d-1} a_i\) blocks \(A_j \in \mathbb{R}^{b_0 \times b_1 \times \cdots \times b_{d-1}}\) An \(n_k \times 1\) vector \(v\), for \(k \in \{0, 1, \ldots, d - 1\}\) A nextBlock\(_{\rho_\pi}\) function for indices of result \(o\) and vector \(i_k\) A \(TVM\) algorithm \(tv\) for \(\rho_\pi\) layouts |
| Output: | An \(n_0 \times \cdots \times n_{k-1} \times 1 \times n_{k+1} \times \cdots \times n_{d-1}\) blocked tensor \(B\) consisting of \(\prod_{i=0}^{d-1} a_i / a_k\) blocks \(B_k \in \mathbb{R}^{b_0 \times \cdots \times b_{k-1} \times 1 \times b_{k+1} \times \cdots \times b_{d-1}}\), \(B = A \times_k v\) with \(\rho_0 \rho_\pi(B)\) |

1. Let \(B\) be a blocked tensor with layout \(\rho_0 \rho_\pi(B)\) with entries initialized to 0.
2. \((i_0, i_1, \ldots, i_{d-1}) \leftarrow \rho_0^{-1}(A)(0)\) \(\triangleright\) Get coordinates of the first block.
3. \(o \leftarrow \rho_0(B)(i_0, i_1, \ldots, \bar{i}_{k-1}, \bar{\theta}, i_{k+1}, \ldots, i_{d-1})\) \(\triangleright\) Get output block index.
4. for \(i = 0\) to \(\prod_{j=0}^{d-1} a_j - 1\) do
5. \(B_o \leftarrow B_o + tv(A_i, v(i_{(i_0)} b_i; (\bar{i}_{k+1}) b_k, k, \rho_\pi(A_i))\)
6. \((o, i_k) \leftarrow nextBlock_{\rho_\pi}(k, \rho_0(A), \rho_0(B), i, o, i_k)\)
7. return \(B\)

We propose two blocked layouts: (i) \(\rho_\pi \rho_\pi\), where the blocks are ordered using a permutation of dimensions; and (ii) \(\rho_Z \rho_\pi\), where blocks are ordered according to the Morton layout. Depending on the blocked layout, the nextBlock function in Algorithm [3] then corresponds to nextBlock\(_{\rho_\pi}\) (Algorithm [4]) or nextBlock\(_{\rho_Z}\) (Algorithm [5]). The nextBlock\(_{\rho_\pi}\) function has an efficient \(\Theta(1)\) implementation which avoids explicitly evaluating \(\rho_\pi\) and \(\rho_\pi^{-1}\). The nextBlock\(_{\rho_Z}\) function calculates the indices by evaluating the Morton layout \(\rho_Z([3,3])\) and its inverse \([3,4]\), which both cost \(\Theta(d)\) time, space, and memory movement.

We do not explicitly evaluate \(\rho_Z^{-1}\), but instead compute it incrementally while progressing from one block to the next, whose amortized analysis \([3]\) ch. 17] yields a run time complexity of \(\Theta(\prod_{i=0}^{d-1} a_i)\) over the whole \(\rho_Z \rho_\pi\)-\(btv\) computation. Similarly, the evaluation of \(\rho_Z\) can be amortized and result in \(\Theta(a)\) overall runtime cost. The memory overhead of \(\rho_Z\) using our efficient implementation is \(\Theta(d + \log_2 \max_i a_i)\), due to maintaining a counter for each dimension, and for each level of the Morton order.

Since even a \(\Theta(d \prod_{i=0}^{d-1} a_i)\) overhead is much smaller than the number of operations the bandwidth-bound \(TVM\) performs, we expect neither the \(\rho_\pi \rho_\pi\)-nor the \(\rho_Z \rho_\pi\)-block \(TVM\) to slow down for this reason while we do expect significant
Algorithm 4 \texttt{nextBlock}_{\rho}(k, \rho(A), \rho(B), i, o, i_k): the next block according to a \rho layout

\begin{itemize}
  \item Input: A mode $k$, and current indices of block $i$, result $o$, and vector $i_k$
  \item The $\rho(A)$ input and $\rho(B)$ output tensor layouts are not used
  \item Output: A result index $o$ and a vector index $i_k$ for the next block
\end{itemize}

1: Let $m_{\text{right}} = \prod_{i=\pi_k}^{d-1} a_{\pi_i}$ and $m_{\text{mode}} = m_{\text{right}}/a_k$
2: $i \leftarrow i + 1$
3: \textbf{if} ($k > 0$) \textbf{and} (($i \bmod m_{\text{right}}$) equals 0) \textbf{then}
4: \hspace{1em} $o \leftarrow o + 1$
5: \hspace{1em} $i_k \leftarrow 0$
6: \textbf{else if} (($i \bmod m_{\text{mode}}$) equals 0) \textbf{then}
7: \hspace{1em} $o \leftarrow o - m_{\text{mode}} + 1$
8: \hspace{1em} $i_k \leftarrow i_k + 1$
9: \textbf{else}
10: \hspace{1em} $o \leftarrow o + 1$
11: \hspace{1em} \textbf{return} $(o, i_k)$

Algorithm 5 \texttt{nextBlock}_{\rhoZ}(k, \rhoZ(A), \rhoZ(B), i, o, i_k): the next block according to a Morton layout

\begin{itemize}
  \item Input: A current block index $i$
  \item The $\rhoZ(A)$ input and $\rhoZ(B)$ output tensor layouts
  \item A mode $k$, and indices of output $o$ and vector $i_k$ are not used
  \item Output: A result index $o$ and a vector index $i_k$ for the next block
\end{itemize}

1: $(i_0, \ldots, i_{d-1}) \leftarrow \rho^{-1}_Z(A)(i + 1)$ \hspace{1em} \textbf{Get coordinates of the next block.}
2: $o \leftarrow \rhoZ(B)(i_0, \ldots, i_{k-1}, 0, i_{k+1}, \ldots, i_{d-1})$ \hspace{1em} \textbf{Get output block index.}
3: \textbf{return} $(o, i_k)$
and mode-oblivious increases due to cache reuse.

5. Experiments

We evaluate the proposed blocked tensor layouts for the TVM computation, evaluate their mode-obliviousness, and compare against the state of the art. Section 5.1 first presents our experimental setup and methodologies. To ascertain practical upper bounds for the performance of a TVM, Section 5.2 presents microbenchmarks designed to find realistic bounds on data movement and computation. We then follow with the assessment of the state-of-the-art TVM algorithms in Section 5.3 and the block TVM algorithms in Section 5.4 and compare them with the codes generated by the Tensor Algebra Compiler (taco) in Section 5.5. To show our proposed tensor layouts transfer to other tensor kernels as well as to other systems, we apply them to the iterative higher-order power method (HOPM) [5, 6] in Section 5.6.

5.1. Setup

We run our experiments on a single Intel Ivy Bridge node, containing two Intel Xeon E5-2690 v2 processors that are each equipped with 10 cores. The cores run at 3.0 GHz with AVX capabilities, amounting to 240 Gflop/s per processor. Each processor has 32 KB of L1 cache memory per core, 256 KB of L2 cache memory per core, and 25 MB of L3 cache memory shared amongst the cores. Each processor has 128 GB of local memory configured in quad-channel at 1600 MHz, yielding a theoretical bandwidth of 47.68 GB/s per socket. The system uses CentOS 7 with Linux kernel 3.10.0 and software is compiled using GCC version 6.1. We use Intel MKL version 2018.1.199 and LIBXSMM version 1.9-864.

Benchmarking methodology

We benchmark tensors of order-two ($d = 2$) up to order-10 ($d = 10$) and for simplicity assume square tensors of size $n$. We assume users are interested in input tensors that do not fit into cache, and thus choose $n$ such that the combined input and output memory areas during a single TVM call have a
combined size of at least several GBs to make sure we capture out-of-cache behavior.

To benchmark a kernel, we first time a single run and calculate the number $m$ of calls required to reach at least one second of run time. We then conduct 10 experiments as follows: we i) issue a sleep command for 1 second, ii) run the kernel once without timing, iii) time $m$ runs of the kernel, and iv) store the time taken divided by $m$ as $t_i$. Based on 10 experiments, we compute the average time $t_{\text{avg}} = \frac{\sum_{i=0}^{m-1} t_i}{10}$ and the (unbiased) sample standard deviation $t_{\text{std}} = \sqrt{\frac{1}{9} \sum_{i=0}^{9} (t_i - t_{\text{avg}})^2}$. Throughout experiments, we make sure that the $t_{\text{std}}$ are less than or equal 5% of $t_{\text{avg}}$, so as to exclude bad hardware and suspicious system states.

**Block size selection**

We evaluate the performance of block TVM algorithms by varying the block size with respect to the cache hierarchy. As for the input tensors, we assume square blocks which have equal length $b$ along all dimensions. Recall that a block TVM algorithm relies on the existing TVM kernels of Section 4.1 being called for each individual block; the size $b$ thus controls the cache level that we block for. We say that a kernel fits level-$L$ cache if the number of elements it touches is less than or equal to $\alpha z_L/s$, where $0 < \alpha \leq 1$ is the cache saturation coefficient, $z_L$ is the level-$L$ cache size in bytes, and $s$ is the size of a single tensor data element in bytes. The saturation coefficient is such that we obtain the typical cache behavior; setting it too close to 1 usually loses performance, while setting it too close to 0 amounts to benchmarking lower level caches. We find that for best performance, $b$ should be even or a multiple of four, presumably to make optimal use of SIMD instructions, and observe typical throughput is attained at $\alpha = 0.5$. Table 1 summarizes our choices for $b$ in the $b_{L1}, b_{L2}$ and $b_{L3}$ columns such that the TVM of a block touching $b^d + b^{d-1} + b$ elements fits L1, L2 and L3 cache, respectively. Note that this parameter is not fine-tuned for better performance.
Table 1: Values of $b$ such that square order-$d$ blocks of $b^d$ elements together with the input vector ($b$ elements) and the output block ($b^{d-1}$ elements) all fit in the L1, L2, and L3 caches, assuming double-precision tensor and vector elements. Note that there is no integer $b$ for $d = 10$ such that the TVM routine fits the L2 cache without also fitting L1 cache.

**Implementation**

The `tvUnfold` (Algorithm 2) relies on a custom memcpy routine `ntmemcpy`, which flags the source memory for early cache eviction. This leads to better performance once the matrix $U$ is multiplied (line 14), since the full cache is available to work on the unfolded tensor. The `ntmemcpy` uses non-temporal reads followed by aligned or unaligned streaming writes, as appropriate.

Both `tvUnfold` and `tvLooped` rely on the `mv` and `vm` matrix–vector multiplications kernels. We always use MKL if these kernels are used on unblocked tensors, but, when called for MVMs on individual blocks of a blocked layout, we also consider LIBXSMM—a library especially optimized for repeated dense small matrix–matrix multiplications. We observe that the performance of the MVM kernel strongly depends on the ratio between rows and columns: for short-wide and tall-skinny matrices LIBXSMM usually outperforms MKL, while otherwise MKL exhibits better performance. We tune the selection of MKL or LIBXSMM to our Ivy Bridge machine based on the aspect ratio, the kernel orientation (`mv` or `vm`), and the number of bytes the computation touches.

**5.2. Microbenchmarks**

As TVM algorithms are bandwidth-bound, we retrieve an upper bound on their performance by benchmarking the peak bandwidth our machine attains.
Table 2: Sample effective bandwidths (in GB/s) of the copy kernels when copy size fits into different levels of the memory hierarchy. These are representative values taken from Figure 1 at 16 KB for L1, 128 KB for L2, 16 MB for L3, and 8 GB for RAM.

<table>
<thead>
<tr>
<th>Copy kernel</th>
<th>L1</th>
<th>L2</th>
<th>L3</th>
<th>RAM</th>
</tr>
</thead>
<tbody>
<tr>
<td>memcpy</td>
<td>88.41</td>
<td>46.15</td>
<td>29.33</td>
<td>7.62</td>
</tr>
<tr>
<td>ntmemcpy</td>
<td>83.78</td>
<td>46.25</td>
<td>25.98</td>
<td>11.39</td>
</tr>
</tbody>
</table>
Figure 1: Plot of the effective bandwidth (in GB/s) of the copy kernels versus the amount of bytes moved by the copies, in bytes. The results are stable for sizes larger than 8 GB.

Matrix–vector multiplication using \texttt{mv} and \texttt{vm}

The \texttt{mv} or \texttt{vm} are the innermost kernels of all \textit{TVM} algorithms: the block algorithms call either \textit{tvLooped} or \textit{tvUnfold} algorithms for individual blocks, while those two algorithms, in turn, execute one or more \textit{MVM} kernels. To gauge the overall computational performance of both in-cache matrices and \textit{tvLooped} and \textit{tvUnfold} algorithms, we benchmark the speed of single calls to \texttt{mv} and \texttt{vm} over a range of \(d\)-dimensional tensors interpreted as tall-skinny or short-wide matrices. Table 3 summarizes the results for matrices that do not fit in cache, while Table 4 contains those for in-cache matrices.

For large matrices, the \texttt{mv} has better performance than the \texttt{vm}, since the former operates on the output vector via a single stream, while the latter is forced to either i) access the input matrix with stride, or ii) access the output vector multiple times; which both result in reduced performance. The \texttt{mv} attains better performance than Table 2 would predict presumably because of the
Table 3: Effective bandwidth (in GB/s) of a single \textit{mv} and \textit{vm}, given a tall-skinny and short-wide $\rho(0,1)$-matrix, respectively. Matrix sizes $n$ are such that at least several GBs of memory are required. The order $d$ determines the aspect ratio of the matrix as $n^{d-1}$ to $n$. All experiments use MKL.

<table>
<thead>
<tr>
<th>$d$</th>
<th>\textit{mv}</th>
<th>\textit{vm}</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>12.79</td>
<td>11.64</td>
</tr>
<tr>
<td>3</td>
<td>14.25</td>
<td>9.58</td>
</tr>
<tr>
<td>4</td>
<td>10.79</td>
<td>9.83</td>
</tr>
<tr>
<td>5</td>
<td>9.45</td>
<td>9.85</td>
</tr>
<tr>
<td>6</td>
<td>11.29</td>
<td>9.71</td>
</tr>
<tr>
<td>7</td>
<td>12.77</td>
<td>10.03</td>
</tr>
<tr>
<td>8</td>
<td>13.52</td>
<td>9.82</td>
</tr>
<tr>
<td>9</td>
<td>13.46</td>
<td>10.72</td>
</tr>
<tr>
<td>10</td>
<td>13.16</td>
<td>9.43</td>
</tr>
</tbody>
</table>

Table 4: Effective bandwidth (in GB/s) of a single \textit{mv} (left) or \textit{vm} (right) given a $b^{d-1} \times b$ and $b \times b^{d-1} \rho(0,1)$-matrix, respectively, with $b$ as defined in Table 1. MKL results are in \textit{italics} while LIBXSMM results are in regular font; we report only the best-performing variant. The best results for any given $d$ are in \textbf{bold}. Note that there is no integer $b$ for $d = 10$ such that the \textit{TVM} routine fits the L2 cache without also fitting L1 cache.

<table>
<thead>
<tr>
<th>$d$</th>
<th>\textit{mv}</th>
<th>\textit{vm}</th>
</tr>
</thead>
<tbody>
<tr>
<td></td>
<td>$b_{L1}$</td>
<td>$b_{L2}$</td>
</tr>
<tr>
<td>2</td>
<td>35.42</td>
<td>37.84</td>
</tr>
<tr>
<td>3</td>
<td>26.21</td>
<td>32.51</td>
</tr>
<tr>
<td>4</td>
<td>20.94</td>
<td>\textbf{27.29}</td>
</tr>
<tr>
<td>5</td>
<td>19.29</td>
<td>21.08</td>
</tr>
<tr>
<td>6</td>
<td>18.47</td>
<td>18.34</td>
</tr>
<tr>
<td>7</td>
<td>12.01</td>
<td>\textbf{20.53}</td>
</tr>
<tr>
<td>8</td>
<td>14.43</td>
<td>\textbf{19.14}</td>
</tr>
<tr>
<td>9</td>
<td>16.82</td>
<td>\textbf{19.27}</td>
</tr>
<tr>
<td>10</td>
<td>18.51</td>
<td>-</td>
</tr>
</tbody>
</table>
reuse of cached input vector elements, which could only benefit the \textit{vm} if it was implemented using accesses with stride.

Comparing the results for cache-sized matrices to Table 2 would indicate that for L1-sized and L2-sized matrices, the \textit{MVM} becomes compute-bound. We also observe that the \textit{vm} outperforms \textit{mv}, especially for lower cache levels and higher \(d\), and that blocking for L2 typically is preferred. Furthermore, the \textit{mv} exhibits slowdowns when the aspect ratio increases while the \textit{vm} is oblivious to it; we exploit this property to attain mode-oblivious behavior for the block \textit{TVM} algorithms.

\textit{Single-block tensor–vector multiplication}

We discard \textit{tvUnfold} as the inner kernel of the block \textit{TVM} algorithms because it requires a complete unfold of each block which would double the data movement, resulting in a major performance overhead at least for L2- and L3-sized tensors. Therefore, we will only use \textit{tvLooped} as the inner kernel of the block \textit{TVM} algorithms.

We measure the performance of \textit{tvLooped} (Algorithm 1) on cache-sized tensors in Table 5, for each mode \(0 \leq k < d\), and report the average performance over all modes (left). Additionally, we measure the unbiased sample standard deviation between the modes (right) as a measure of mode-obliviousness—the lower this value, the more consistent the performance when computing in arbitrary modes. The \textit{tvLooped} algorithm uses the \textit{vm} kernel for all modes \(k < d - 1\) and uses the slower-performing and less mode-oblivious \textit{mv} only for the mode \(k = d - 1\).

We achieve best performance on L2-sized tensors, which is consistent with the microbenchmarks for the \textit{vm} and \textit{mv} kernels. However, we achieve best mode-obliviousness for L3-sized blocks, while a lower \(d\) benefits both performance and mode-obliviousness for both L2 and L3. Since in practical application we still require retrieving the input blocks from main memory and since both L2 and L3 performances are higher than the bounds in Table 3 we expect the best results for L3-sized blocks.
Table 5: Average effective bandwidth (in GB/s) and relative standard deviation of $tvLooped$ (Algorithm 1), in percentage versus the average bandwidth over all possible $k \in \{0, 1, \ldots, d - 1\}$. The input tensor is a square block of size $b$ as given in Table 1. The highest bandwidth and lowest standard deviation for each $d$ are stated in bold. Note that there is no integer $b$ for $d = 10$ such that the TVM routine fits the L2 cache without also fitting L1 cache.

<table>
<thead>
<tr>
<th>$d$</th>
<th>$b_{1,1}$</th>
<th>$b_{1,2}$</th>
<th>$b_{1,3}$</th>
<th>Sample stddev.</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>40.34</td>
<td>38.39</td>
<td>25.84</td>
<td></td>
</tr>
<tr>
<td>3</td>
<td>33.08</td>
<td>35.56</td>
<td>25.11</td>
<td>17.23 2.03</td>
</tr>
<tr>
<td>4</td>
<td>31.95</td>
<td>33.69</td>
<td>24.76</td>
<td>35.14 16.29</td>
</tr>
<tr>
<td>5</td>
<td>24.30</td>
<td>29.64</td>
<td>22.87</td>
<td>21.66 21.03</td>
</tr>
<tr>
<td>6</td>
<td>20.11</td>
<td>27.53</td>
<td>28.37</td>
<td>18.69 24.24</td>
</tr>
<tr>
<td>7</td>
<td>10.31</td>
<td>28.96</td>
<td>25.70</td>
<td><strong>11.98</strong> 19.45</td>
</tr>
<tr>
<td>8</td>
<td>15.57</td>
<td>26.39</td>
<td>24.65</td>
<td>29.85 27.39</td>
</tr>
<tr>
<td>9</td>
<td>22.64</td>
<td>26.72</td>
<td>25.55</td>
<td>18.69 24.24</td>
</tr>
<tr>
<td>10</td>
<td><strong>30.68</strong></td>
<td>-</td>
<td>24.58</td>
<td>36.81 <strong>11.83</strong></td>
</tr>
</tbody>
</table>

5.3. The state-of-the-art tensor–vector multiplication algorithms

This section benchmarks $tvLooped$ and $tvUnfold$ algorithms for large tensors with general unfolded layouts $\rho_{\pi}$: $tvlooped$ (Algorithm 1), which repeatedly makes BLAS2 calls over the given input tensor as-is, and $tvUnfold$ (Algorithm 2) which first unfolds the input tensor into a layout appropriate for the multiplication mode and then calls BLAS2 once.

5.3.1. The $tvLooped$ algorithm

Table 6 shows the results of $tvLooped$ for $k \in \{1, \ldots, d - 2\}$; like for Table 3 these are higher than the raw memory-copy speeds in Table 2 due to cache reuse. We omit the results for $k = 0$ and $k = d - 1$ since their equivalence to a single $vm$ and $vm$, respectively, for which the results are in Table 3.

We previously learned that mode $k = d - 1$ ($mv$) is preferred over $k = 0$ ($vm$) for matrices that cannot be cached; Table 6, however, shows several modes $0 < k < d - 1$ that exhibit higher performance than a single $mv$ call. This is due to $tvLooped$ dividing the computation into multiple $vm$ calls on smaller matrices: when the output matrix fits cache, the number of cache misses may be significantly reduced. To test this hypothesis, the results which correspond to calls to $vm$ on matrices for which the output matrix fits L2 cache size (and not L1) are printed in italic, while marking the best results in bold. From the
Table 6: Effective bandwidth (in GB/s) of \textit{tvLooped} (Algorithm 1), for \(k \in \{1, \ldots, d-2\}\) for each \(d\). Tensor sizes \(n\) are such that at least several GBs of memory are required. For each \(d\), the best bandwidth (between modes 1 and \(d-2\)) is in bold, while the result for which the \textit{MVM} kernel fits L2 is in italics. All experiments use MKL.

<table>
<thead>
<tr>
<th>(d\backslash k)</th>
<th>1</th>
<th>2</th>
<th>3</th>
<th>4</th>
<th>5</th>
<th>6</th>
<th>7</th>
<th>8</th>
</tr>
</thead>
<tbody>
<tr>
<td>3</td>
<td>13.57</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>4</td>
<td>11.28</td>
<td>11.25</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>5</td>
<td>11.16</td>
<td>13.03</td>
<td>10.05</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>6</td>
<td>9.92</td>
<td>10.98</td>
<td>13.11</td>
<td>10.87</td>
<td>-</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>7</td>
<td>10.18</td>
<td>11.32</td>
<td>10.81</td>
<td>12.81</td>
<td>10.89</td>
<td>-</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>8</td>
<td>10.24</td>
<td>11.44</td>
<td>11.39</td>
<td>12.54</td>
<td>10.46</td>
<td>9.62</td>
<td>-</td>
<td>-</td>
</tr>
<tr>
<td>9</td>
<td>10.41</td>
<td>10.70</td>
<td>10.64</td>
<td>11.32</td>
<td>12.56</td>
<td>9.85</td>
<td>7.72</td>
<td>-</td>
</tr>
<tr>
<td>10</td>
<td>9.18</td>
<td>9.86</td>
<td>10.84</td>
<td>9.08</td>
<td>11.67</td>
<td>12.59</td>
<td>10.11</td>
<td>6.65</td>
</tr>
</tbody>
</table>

Table 7: The average effective bandwidth (in GB/s) and relative standard deviation (in percentage versus the average bandwidth) of \textit{tvLooped}, for all possible \(k \in \{0, 1, \ldots, d-1\}\) for each \(d\). Tensor sizes \(n\) are such that at least several GBs of memory are required. All experiments use MKL.

<table>
<thead>
<tr>
<th>(d)</th>
<th>(\text{avg}_{tvL})</th>
<th>(\text{std}_{tvL})</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>12.22</td>
<td>6.66</td>
</tr>
<tr>
<td>3</td>
<td>12.47</td>
<td>20.24</td>
</tr>
<tr>
<td>4</td>
<td>10.79</td>
<td>6.27</td>
</tr>
<tr>
<td>5</td>
<td>10.71</td>
<td>13.49</td>
</tr>
<tr>
<td>6</td>
<td>10.98</td>
<td>11.07</td>
</tr>
<tr>
<td>7</td>
<td>11.26</td>
<td>10.07</td>
</tr>
<tr>
<td>8</td>
<td>11.13</td>
<td>12.29</td>
</tr>
<tr>
<td>9</td>
<td>10.82</td>
<td>14.98</td>
</tr>
<tr>
<td>10</td>
<td>10.26</td>
<td>18.56</td>
</tr>
</tbody>
</table>

For all \(d\), one may observe that the performance decreases with increasing \(k\), even if the output matrix fits in the L2 cache. This conforms to the data movement overhead \([4.3]\) of input vector elements. Table 7 (left) summarizes the measured speed averaged over all modes, for each \(d\), together with the the standard deviation between the modes (right).

5.3.2. The \textit{tvUnfold} algorithm

Table 8 benchmarks \textit{tvUnfold} (Algorithm 2) for large tensors for \(k \in \{1, \ldots, d-2\}\). The results for modes 0 and \(d-1\) are equivalent to those of a single \textit{vm} and \textit{vm} in Table 3, respectively.
Table 8: Effective bandwidth (in GB/s) of *tvUnfold* (Algorithm 2), for $k \in \{1, \ldots, d - 2\}$ for each $d$. The two columns on the right are the average effective bandwidth (in GB/s) and relative standard deviation (in percentage versus the average bandwidth) for $k \in \{0, 1, \ldots, d-1\}$. Tensor sizes $n$ are such that at least several GBs of memory are required. All experiments use MKL.

The *tvUnfold* performance is suboptimal as it is equivalent to performing two operations in sequence: a large memory copy (the unfold), followed by a single *vm*. These are bounded by the copy and *MVM* microbenchmarks of Section 5.2 respectively. The performance of *tvUnfold* thus is half of the fastest one at best and half of the slowest one at worst; indeed, most results are very close to the raw *memcpy* performance. The effective bandwidths are often 3x slower than those achieved by *tvLooped* and performance is highly unpredictable given standard deviations of up to 88% of average performance; unfold-based *TVM* implementations should be avoided.

### 5.4. Block tensor–vector multiplication algorithms

Here we benchmark the two blocked tensor layouts proposed in Section 4.2: $\rho_\pi \rho_\pi$ and $\rho_\Z \rho_\pi$. We expect both block algorithms to improve mode-obliviousness over *tvLooped* and *tvUnfold*, and, for sufficiently small block sizes, expect the $\rho_\Z \rho_\pi$-algorithm to cache-obliviously improve reuse of input vector and output tensor elements. Conforming to earlier experiments, we only consider the *tvLooped* (Algorithm 1) for performing the *TVM* on a single block by fixing the $tv$ parameter to the block *TVM* (Algorithm 3).

Tables 9 and 10 contain the experimental results of $\rho_\pi \rho_\pi$-block and $\rho_\Z \rho_\pi$-block algorithm, respectively. The $\rho_\Z \rho_\pi$-block algorithm achieves a mode-oblivious behavior similar to that of *tvLooped*, while both performance and
mode-obliviousness of the $\rho_{\pi}\rho_{\pi}$-block algorithm drops as $d$ increases. Compared to the $\rho_Z\rho_{\pi}$-block algorithm, performance losses are up to 67\% while standard deviations are multiplied several times. This attests that the natural order blocking alone is not enough to induce mode-oblivious behavior; the Morton order based blocking is necessary.

In line with experiments from Section 5.2, both block algorithms generally achieve the highest performance for L3-sized blocks, and if not, in all but two cases achieve it on L2-sized blocks instead. In terms of mode-obliviousness, the $\rho_Z\rho_{\pi}$-block algorithm performs best using L2- or L3-sized blocks. Blocking for
Table 11: Average effective bandwidth (in GB/s) of different algorithms for large order-\(d\) tensors. The highest bandwidth, signifying the best performance, for each \(d\) is shown in **bold**.

<table>
<thead>
<tr>
<th>(d)</th>
<th>(tvUnfold)</th>
<th>(tvLooped)</th>
<th>taco</th>
<th>(\rho_\pi \rho_\pi)-block</th>
<th>(\rho_\pi Z\rho_\pi)-block</th>
<th>(\rho_\pi Z^\star\rho_\pi)-block</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>12.22</td>
<td>12.22</td>
<td>9.36</td>
<td>13.94</td>
<td>13.91</td>
<td><strong>14.1</strong></td>
</tr>
<tr>
<td>3</td>
<td>6.36</td>
<td>12.47</td>
<td>11.92</td>
<td>10.29</td>
<td>10.35</td>
<td>11.06</td>
</tr>
<tr>
<td>4</td>
<td>4.50</td>
<td>10.79</td>
<td>10.09</td>
<td>11.12</td>
<td>11.31</td>
<td><strong>11.86</strong></td>
</tr>
<tr>
<td>5</td>
<td>3.76</td>
<td>10.71</td>
<td>10.69</td>
<td>10.61</td>
<td>11.17</td>
<td><strong>12.06</strong></td>
</tr>
<tr>
<td>6</td>
<td>3.46</td>
<td>10.98</td>
<td>9.93</td>
<td>11.47</td>
<td>10.99</td>
<td><strong>11.48</strong></td>
</tr>
<tr>
<td>7</td>
<td>3.64</td>
<td>11.26</td>
<td>9.55</td>
<td>8.97</td>
<td>11.03</td>
<td><strong>11.52</strong></td>
</tr>
<tr>
<td>8</td>
<td>3.68</td>
<td>11.13</td>
<td>6.94</td>
<td>8.11</td>
<td>10.87</td>
<td>10.87</td>
</tr>
<tr>
<td>9</td>
<td>3.54</td>
<td><strong>10.82</strong></td>
<td>6.75</td>
<td>7.30</td>
<td>10.34</td>
<td>10.36</td>
</tr>
<tr>
<td>10</td>
<td>3.77</td>
<td>10.26</td>
<td>7.05</td>
<td>7.77</td>
<td>10.56</td>
<td><strong>10.62</strong></td>
</tr>
</tbody>
</table>

L2 incurs a small performance penalty, however, so blocking for L3 is preferred. The \(\rho_\pi Z\rho_\pi\)-block TVM maintains high performance and low standard deviations across all values of \(d\) tested; the increase in cache efficiency on input and output elements the Morton order induces proves crucial to blocked tensor layouts. This algorithm performs slower than \(\rho_\pi \rho_\pi\) only for \(d = 2\) and \(6\), and only slightly so.

We measure the highest performance for order-2 tensors at almost 14 GB/s for L3-sized blocks, for both block algorithms. This is higher than the raw \(vm\) and \(mv\) performance from Section 5.2 and 1.5 GB/s higher than the unblocked \(tvLooped\), showing the benefit of a blocked data layouts even for regular matrices.

5.5. Comparisons

This section compares all presented TVM algorithms with the code generated by The Tensor Algebra Compiler (taco). Tables 11 and 12 compare the average bandwidths and standard deviations of the state-of-the-art algorithms, the taco-generated TVM kernels, the block algorithms \(\rho_\pi \rho_\pi\), \(\rho_\pi Z\rho_\pi\) and \(\rho_\pi Z^\star\rho_\pi\), where the last one uses a hand-tuned blocking parameter. For the blocked layouts, we select the block sizes \(b_{L3}\) in Table 1 which correspond to 0.5\(z_{L3}\) for reasons discussed in the previous subsection. For the \(\rho_\pi Z^\star\rho_\pi\) block algorithm, we used a block size such that the TVM of a block fits a memory of size 0.1\(z_{L3}\) which not only performs better, but also is more suitable for any future threaded use of the Morton block layout.

While taco enables very generic generation of possibly quite complex tensor
Table 12: Relative standard deviation (in percentage versus the average bandwidth) of different algorithms for large order-\(d\) tensors. The lowest standard deviation, signifying the best mode-oblivious behavior, for each \(d\) is shown in bold. Tensor sizes \(n\) are such that at least several GBs of memory are required.

<table>
<thead>
<tr>
<th>(d)</th>
<th>tvUnfold</th>
<th>tvLooped</th>
<th>taco</th>
<th>(\rho_\pi\rho_\pi)-block</th>
<th>(\rho_\pi\rho_\pi)-block</th>
<th>(\rho_\pi\rho_\pi^*)-block</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>6.66</td>
<td>6.66</td>
<td>18.50</td>
<td>2.48</td>
<td>2.75</td>
<td>0.65</td>
</tr>
<tr>
<td>3</td>
<td>83.75</td>
<td>20.24</td>
<td>38.25</td>
<td>6.80</td>
<td>6.32</td>
<td>12.99</td>
</tr>
<tr>
<td>4</td>
<td>80.03</td>
<td>6.27</td>
<td>38.18</td>
<td>12.79</td>
<td>10.23</td>
<td>10.31</td>
</tr>
<tr>
<td>5</td>
<td>77.73</td>
<td>13.49</td>
<td>33.65</td>
<td>10.82</td>
<td>10.06</td>
<td>7.08</td>
</tr>
<tr>
<td>6</td>
<td>88.34</td>
<td>11.07</td>
<td>30.30</td>
<td>10.78</td>
<td>15.08</td>
<td>8.58</td>
</tr>
<tr>
<td>7</td>
<td>81.39</td>
<td>10.07</td>
<td>28.50</td>
<td>45.89</td>
<td>8.40</td>
<td>4.73</td>
</tr>
<tr>
<td>8</td>
<td>75.93</td>
<td>12.29</td>
<td>11.53</td>
<td>43.83</td>
<td>5.85</td>
<td>5.82</td>
</tr>
<tr>
<td>9</td>
<td>77.26</td>
<td>14.98</td>
<td>10.21</td>
<td>35.82</td>
<td>9.44</td>
<td>9.44</td>
</tr>
<tr>
<td>10</td>
<td>74.71</td>
<td>18.56</td>
<td>11.03</td>
<td>33.79</td>
<td>9.17</td>
<td>9.17</td>
</tr>
</tbody>
</table>

computation codes and its performance improves on the tvUnfold except for \(d = 2\), it lags behind all other variants except once for \(\rho_\pi\rho_\pi\) at \(d = 7\). The lack of performance is explained by taco not reverting to optimized BLAS2 kernels in its generated codes. It also does not generate mode-oblivious code until \(d > 7\), curiously reaching parity with the \(\rho_\pi\rho_\pi\)-blocked results for \(d = 9\) and 10. Between the two blocked variants, the \(\rho_\pi\rho_\pi\)-block generally performs better in both performance and mode-obliviousness, while the \(\rho_\pi\rho_\pi\) blocked layout additionally incurring unusably high standard deviations for \(d > 5\). Both block algorithms dominate tvUnfold and taco in terms of performance (except for \(d = 7\)) and mode-obliviousness. The \(\rho_\pi\rho_\pi^*\)-block algorithm dominates all other variants except tvLooped for \(d = 8, 9\), where they perform equally. Considering mode-obliviousness, the block algorithms following the \(\rho_\pi\rho_\pi\) and \(\rho_\pi\rho_\pi^*\) tensor layouts achieve the best results by very comfortable margins.

5.6. Case study: The higher-order power method

Here we study the proposed tensor layouts in the context of the iterative higher-order power method (HOPM) [5, 6]. Given a square \(d\)-dimensional tensor and \(d\) initial vectors the HOPM proceeds as in Algorithm 6. Each of the \(d(d-1)\) TVM calls per iteration can be computed using tvLooped; this requires a buffer space of \(n^{d-1}\) and yields a straightforward baseline implementation. The number of floating point operations is \(d(3n + \sum_{i=2}^{d} 2n^i)\) per iteration for
both the normalization and the *TVMs*. The number of data elements touched per iteration is $d^2 n$ for all vectors, plus $d(n^d + \sum_{i=2}^{d-1} 2n^i)$ for streaming the input tensor and repeatedly streaming intermediate tensors, plus $2dn$ for the normalization step. Hence the arithmetic intensity is

$$\frac{d \left(3n + \sum_{i=2}^{d} 2n^i\right)}{wd \left(2n + dn + n^d + \sum_{i=2}^{d-1} 2n^i\right)} \text{ flop per byte.}$$  \hspace{1cm} (5.1)$$

with $w$ being the number of bytes required to store a single element. Like for the arithmetic intensity of the *TVM*, this is bounded from above by $2/w$; the HOPM remains a bandwidth-bound operation.

When assuming a block layout, however, the loops on lines 3–7 can be implemented as a single kernel: the *tensor times a sequence of vectors*, or *ttsv*. Just as the block *TVM* algorithm calls *tvLooped* on each block, our blocked layouts allow making $d-1$ *tvLooped* calls on that single block. Compared to non-blocked layouts, we expect significant gains due to computing each of the $d$ batches of $d-1$ *TVMs* entirely in cache, while for Morton-ordered blocks we additionally expect to observe an accumulated gain from increased cache efficiency on the input and output vectors. The blocked *ttsv* requires a buffer with size bounded by $b^d$, which coincides perfectly with our choice for $\alpha = 0.5$ from the preceding *TVM* analyses. The output vectors must be reset to zero before each of the $d$ blocked *ttsv* calls, causing a $\Theta(dn)$ overhead per iteration in both time and data movement. However, this is negligible compared to the $d \sum_{i=2}^{d-1} 2n^i$ intermediate tensor elements it saves from being streamed from main memory.

Tables 13 and 14 show experimental results of a single iteration of HOPM on two different compute nodes, Ivy Bridge and Haswell, respectively. We consider only *tvLooped* and the proposed block algorithms, as Table 11 clearly indicated that these algorithms have better performance than others. We choose the input tensor size $n$ to yield close to 8 GB sized data. For the block algorithms, where $n$ is a multiple of $b$, we choose the latter to result in block sizes that fit L3 cache. Since HOPM computation involves all tensor modes, we do not evaluate mode-obliviousness in this case study. We always compute the speed in GB/s
Algorithm 6 A basic higher-order power method

Input: A square tensor $A$ of order $d$ and size $n$,
d vectors $u^{(k)}$ of size $n$, the maximum number of iterations $\text{maxIters}$
Output: $d$ vectors $u^{(k)}$ of size $n$

1: for $\text{iters} = 0$ to $\text{maxIters} - 1$ do
2:   for $k = 0$ to $d - 1$ do
3:     $\tilde{u}^{(k)} \leftarrow A$
4:     for $t = 0$ to $k - 1$ do
5:       $\tilde{u}^{(k)} \leftarrow \tilde{u}^{(k)} \times u^{(t)}$
6:     for $t = k + 1$ to $d - 1$ do
7:       $\tilde{u}^{(k)} \leftarrow \tilde{u}^{(k)} \times u^{(t)}$
8:     $u^{(k)} \leftarrow \frac{\tilde{u}^{(k)}}{\|\tilde{u}^{(k)}\|}$
9: return $(u^{(0)}, u^{(1)}, \ldots, u^{(d-1)})$

according to the data movement equation [5.1].

On the Ivy Bridge, the performance of $tvLooped$ drops below 11 GB/s for
$d$ larger than 3, while the proposed block algorithms generally remain steady
between 11–13 GB/s. They improve over $tvLooped$ by 14.1 to 30.4 per cent.
Haswell has 26.2 per cent less bandwidth per core, as measured by the STREAM
variants of Section 5.2. Nonetheless, we achieve speedups of up to 15.4 per
cent using block algorithms over $tvLooped$. As expected, the blocked variants’
performances in HOPM (Table 13) are better than those reported in Table 11—
while their improvement over the RAM memory speed from Table 2 can only
be due to improved cache reuse. Since the ratio of input tensor elements versus
those of the vectors $u_i$ is high and increases with $d$, the benefits of cache reuse on
vectors for Morton ordered curves decline and even out to memory copy speed.
Finally, we give an example of an absolute run time. An iteration of HOPM of
an order-5 tensor of 8 GB takes 4.5 seconds with $tvLooped$ and 3.5 seconds with
$\rho_\pi\rho_\sigma$-block on the Ivy Bridge. A straightforward implementation with nested
for-loops, where the inner kernel multiplies the tensor with all input vectors
simultaneously and accumulates into the output vector without using BLAS (as
in $\tilde{u}_i^{(0)} \leftarrow \tilde{u}_i^{(0)} + A_{i,j,k} u_j^{(1)} u_k^{(2)}$ for an order-3 tensor $A$), takes 7 seconds; resulting
in 6.29 GB/s, twice slower than the proposed $\rho_\pi\rho_\sigma$-block.
Table 13: Average effective bandwidth (in GB/s) of different algorithms for HOPM of large order-$d$ tensors on an Intel Ivy Bridge node. The highest bandwidth, signifying the best performance, for each $d$ is shown in **bold**. Tensor sizes $n$ are such that at least several GBs of memory are required.

<table>
<thead>
<tr>
<th>$d$</th>
<th>$tw\text{Looped}$</th>
<th>$\rho_2 \rho_3$-block</th>
<th>$\rho_2 \rho_3$-block</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>11.10</td>
<td>13.96</td>
<td><strong>13.98</strong></td>
</tr>
<tr>
<td>3</td>
<td><strong>13.99</strong></td>
<td>9.85</td>
<td>9.80</td>
</tr>
<tr>
<td>4</td>
<td>9.64</td>
<td><strong>11.32</strong></td>
<td>11.29</td>
</tr>
<tr>
<td>5</td>
<td>9.83</td>
<td>12.80</td>
<td><strong>12.82</strong></td>
</tr>
<tr>
<td>6</td>
<td>10.88</td>
<td><strong>12.65</strong></td>
<td>12.63</td>
</tr>
<tr>
<td>7</td>
<td>10.90</td>
<td>12.47</td>
<td><strong>12.50</strong></td>
</tr>
<tr>
<td>8</td>
<td>10.82</td>
<td>12.34</td>
<td><strong>12.35</strong></td>
</tr>
<tr>
<td>9</td>
<td>10.30</td>
<td>11.74</td>
<td><strong>11.76</strong></td>
</tr>
<tr>
<td>10</td>
<td>9.69</td>
<td>11.42</td>
<td><strong>11.46</strong></td>
</tr>
</tbody>
</table>

Table 14: Average effective bandwidth (in GB/s) of different algorithms for HOPM of large order-$d$ tensors on an Intel Haswell node with two Intel Xeon E5-2690 v3 processors. Each processor has 12 cores sharing 30 MB of L3 cache and the upper bound on bandwidth per core of 14.5 GB/s. The highest bandwidth, signifying the best performance, for each $d$ is shown in **bold**. Tensor sizes $n$ are such that at least several GBs of memory are required.

<table>
<thead>
<tr>
<th>$d$</th>
<th>$tw\text{Looped}$</th>
<th>$\rho_2 \rho_3$-block</th>
<th>$\rho_2 \rho_3$-block</th>
</tr>
</thead>
<tbody>
<tr>
<td>2</td>
<td>10.22</td>
<td><strong>10.89</strong></td>
<td>10.73</td>
</tr>
<tr>
<td>3</td>
<td><strong>12.16</strong></td>
<td>8.59</td>
<td>8.55</td>
</tr>
<tr>
<td>4</td>
<td>8.47</td>
<td>8.86</td>
<td><strong>8.87</strong></td>
</tr>
<tr>
<td>5</td>
<td>8.65</td>
<td>8.77</td>
<td><strong>8.79</strong></td>
</tr>
<tr>
<td>6</td>
<td>8.97</td>
<td>9.23</td>
<td><strong>9.25</strong></td>
</tr>
<tr>
<td>7</td>
<td>8.58</td>
<td><strong>9.40</strong></td>
<td>9.40</td>
</tr>
<tr>
<td>8</td>
<td>8.54</td>
<td><strong>9.40</strong></td>
<td>9.40</td>
</tr>
<tr>
<td>9</td>
<td>8.04</td>
<td><strong>9.28</strong></td>
<td>9.28</td>
</tr>
<tr>
<td>10</td>
<td>7.88</td>
<td><strong>8.89</strong></td>
<td><strong>8.89</strong></td>
</tr>
</tbody>
</table>
6. Conclusion

We propose a Morton-ordered blocked layout for tensors that achieves high performance and mode-oblivious computations. Our TVM algorithms based on this layout perform as good or better than several state-of-the-art and highly-optimized BLAS-driven variants. We achieve our goal of mode-obliviousness, while all other variants perform several factors worse in this respect. We characterized the performance and mode-obliviousness using tensor–vector multiplications only, as this is the most bandwidth-bound operation among the other common ones including TMM, TTM, and the Khatri-Rao product. The proposed layouts trivially extend to other operations such as the higher-order power method. They also transfer to other architectures, with significant speedups on both Ivy Bridge and Haswell nodes.

The best-performing non-blocked TVM algorithm, tvLooped, performs similar to the blocked $\rho_2\rho_\pi$ TVM, but, depending on the mode of interest, computation speeds vary from as high as 14.35 GB/s to as low as 6.65 GB/s. Taking the standard deviation of the average behavior over all modes as a measure of mode-obliviousness, our blocked layout instead induces up to 3.2x more stable behavior; this is of particular benefit to use cases where kernels are not applied over each mode successively, especially when it is not known a priori which modes are of interest. Approaches that use an unfold step followed by an optimized BLAS call, although perhaps still standard practice, are inferior in terms of both performance and mode-obliviousness; bandwidth-bound operations such as the TVM incur the worst-case performance degradation of a factor two, while standard deviations magnify up to 88% of average performance. Also in the case of a compute-bound TMM or TTM one could do without copying the entire input tensor once; which is indeed unnecessary when using our proposed block layouts.

We implemented a tensor-times-a-sequence-of-vectors kernel which computes successive TVMs over all modes using our blocked layouts. This kernel is the computational core of the HOPM. In this kernel, the cache effects of blocking
are magnified, resulting in even more pronounced performance gains for blocked layouts over successive tvLooped calls. For the HOPM, the blocking itself causes the largest increase in spatial locality, while for the TVM, the spatial locality is mainly induced by the Morton order of the blocks. We note that none of our improvements can be achieved on the level of BLAS libraries since we require a change in data layout.

As future work, similar blocked algorithms should be designed for the TMM or Khatri-Rao products with tall-skinny matrices. In these cases, we remain in the hard-to-optimize bandwidth-bound regime. If, just as with a TVM, the input matrices are skinny enough to fit in cache, the oblivious behavior induced by the Morton order and exploited by our $\rho Z \rho \pi$-layout will magnify cache reuse and thus boost performance further. Considering general compute-bound TMM and TTM products, the use of Morton-ordered blocks is orthogonal to traditional BLAS3 optimizations and will trivially boost cache reuse further [18].

Other future work includes the auto-tuning of non-square block sizes; maintaining a square block is restrictive for the number of choices that may fit in a targeted cache level since the block size grows exponentially with $d$. Preliminary benchmarks with choosing non-square block sizes indeed show that the $\rho Z \rho \pi$-layout achieves higher TVM performance while retaining mode-obliviousness; indeed, even square block-size tuning can result in significant gains ($\rho Z \rho \pi^*$ in Table [1]). Other parameters that could be considered for auto-tuning include software prefetch distances and SIMD sizes.

The use of the Hilbert curve instead of the Morton order, even though computationally more expensive to use, will likely even further increase the cache reuse of the bandwidth-bound TVM, tall-skinny TMM, and tall-skinny Khatri-Rao products. The proposed tensor layout and processing method is orthogonal to most parallelization strategies; integration into such parallel schemes [16] [8] is another logical step.
References


[3] G. Ballard, N. Knight, K. Rouse, Communication lower bounds for matri-
cized tensor times Khatri-Rao product, in: 2018 IEEE International Par-
allel and Distributed Processing Symposium (IPDPS), IEEE, 2018, pp. 557–567.


[5] L. De Lathauwer, P. Comon, B. De Moor, J. Vandewalle, Higher-order power method–Application in independent component analysis, in: Pro-
ceedings NOLTA’95, Las Vegas, USA, 1995, pp. 91–96.

[6] L. De Lathauwer, B. De Moor, J. Vandewalle, On the best rank-1 and rank-


[8] J. J. Dongarra, J. Du Croz, S. Hammarling, R. J. Hanson, Algorithm 656: An extended set of basic linear algebra subprograms: Model implemen-


