#### Editor-in-Chief

Kai Rannenberg, Goethe University Frankfurt, Germany

#### **Editorial Board**

TC 1 – Foundations of Computer Science

Jacques Sakarovitch, Télécom ParisTech, France

TC 2 – Software: Theory and Practice

Michael Goedicke, University of Duisburg-Essen, Germany

TC 3 – Education

Arthur Tatnall, Victoria University, Melbourne, Australia

TC 5 – Information Technology Applications Erich J. Neuhold, University of Vienna, Austria

TC 6 – Communication Systems

Aiko Pras, University of Twente, Enschede, The Netherlands

TC 7 - System Modeling and Optimization

Fredi Tröltzsch, TU Berlin, Germany

TC 8 - Information Systems

Jan Pries-Heje, Roskilde University, Denmark

TC 9 – ICT and Society

Diane Whitehouse, The Castlegate Consultancy, Malton, UK

TC 10 – Computer Systems Technology

Ricardo Reis, Federal University of Rio Grande do Sul, Porto Alegre, Brazil

TC 11 – Security and Privacy Protection in Information Processing Systems Steven Furnell, Plymouth University, UK

TC 12 - Artificial Intelligence

Ulrich Furbach, University of Koblenz-Landau, Germany

TC 13 - Human-Computer Interaction

Marco Winckler, University Paul Sabatier, Toulouse, France

TC 14 – Entertainment Computing

Matthias Rauterberg, Eindhoven University of Technology, The Netherlands

### IFIP - The International Federation for Information Processing

IFIP was founded in 1960 under the auspices of UNESCO, following the first World Computer Congress held in Paris the previous year. A federation for societies working in information processing, IFIP's aim is two-fold: to support information processing in the countries of its members and to encourage technology transfer to developing nations. As its mission statement clearly states:

IFIP is the global non-profit federation of societies of ICT professionals that aims at achieving a worldwide professional and socially responsible development and application of information and communication technologies.

IFIP is a non-profit-making organization, run almost solely by 2500 volunteers. It operates through a number of technical committees and working groups, which organize events and publications. IFIP's events range from large international open conferences to working conferences and local seminars.

The flagship event is the IFIP World Computer Congress, at which both invited and contributed papers are presented. Contributed papers are rigorously refereed and the rejection rate is high.

As with the Congress, participation in the open conferences is open to all and papers may be invited or submitted. Again, submitted papers are stringently refereed.

The working conferences are structured differently. They are usually run by a working group and attendance is generally smaller and occasionally by invitation only. Their purpose is to create an atmosphere conducive to innovation and development. Refereeing is also rigorous and papers are subjected to extensive group discussion.

Publications arising from IFIP events vary. The papers presented at the IFIP World Computer Congress and at open conferences are published as conference proceedings, while the results of the working conferences are often published as collections of selected and edited papers.

IFIP distinguishes three types of institutional membership: Country Representative Members, Members at Large, and Associate Members. The type of organization that can apply for membership is a wide variety and includes national or international societies of individual computer scientists/ICT professionals, associations or federations of such societies, government institutions/government related organizations, national or international research institutes or consortia, universities, academies of sciences, companies, national or international associations or federations of companies.

More information about this series at http://www.springer.com/series/6102

Marcelo Götz · Gunar Schirner Marco Aurélio Wehrmeister Mohammad Abdullah Al Faruque Achim Rettberg (Eds.)

# System Level Design from HW/SW to Memory for Embedded Systems

5th IFIP TC 10 International Embedded Systems Symposium, IESS 2015 Foz do Iguaçu, Brazil, November 3–6, 2015 Proceedings



Editors
Marcelo Götz
Federal University of Rio Grande do Sul
Porto Alegre
Brazil

Gunar Schirner Northeastern University Boston Boston, MA USA

Marco Aurélio Wehrmeister Federal University of Technology Parana Curitiba Brazil Mohammad Abdullah Al Faruque University of California at Irvine Irvine, CA USA

Achim Rettberg Carl von Ossietzky University Oldenburg Germany

ISSN 1868-4238 ISSN 1868-422X (electronic)
IFIP Advances in Information and Communication Technology
ISBN 978-3-319-90022-3 ISBN 978-3-319-90023-0 (eBook)
https://doi.org/10.1007/978-3-319-90023-0

Library of Congress Control Number: 2018940150

© IFIP International Federation for Information Processing 2017

This work is subject to copyright. All rights are reserved by the Publisher, whether the whole or part of the material is concerned, specifically the rights of translation, reprinting, reuse of illustrations, recitation, broadcasting, reproduction on microfilms or in any other physical way, and transmission or information storage and retrieval, electronic adaptation, computer software, or by similar or dissimilar methodology now known or hereafter developed.

The use of general descriptive names, registered names, trademarks, service marks, etc. in this publication does not imply, even in the absence of a specific statement, that such names are exempt from the relevant protective laws and regulations and therefore free for general use.

The publisher, the authors and the editors are safe to assume that the advice and information in this book are believed to be true and accurate at the date of publication. Neither the publisher nor the authors or the editors give a warranty, express or implied, with respect to the material contained herein or for any errors or omissions that may have been made. The publisher remains neutral with regard to jurisdictional claims in published maps and institutional affiliations.

Printed on acid-free paper

This Springer imprint is published by the registered company Springer International Publishing AG part of Springer Nature

The registered company address is: Gewerbestrasse 11, 6330 Cham, Switzerland

#### **Preface**

This book presents the technical program of the International Embedded Systems Symposium (IESS) 2015. A broad discussion on the design, analysis, and verification of embedded and cyber-physical systems is presented in a complementary view throughout the chapters of this book, including design methodologies, verification, performance analysis, and real-time systems design. The book includes real-world application case studies discussing challenges and realizations of embedded systems.

The advances in technology over recent years have provided a resourceful infrastructure to embedded systems in terms of an enormous amount of processing power and storage capacity. Formerly external components can now be integrated into a single System-on-Chip. This tendency has resulted in a dramatic reduction in the size and cost of embedded systems. Such a hardware infrastructure has led to an increasing number of services provided, allowing embedded systems to enter numerous application areas (including cyber-physical applications). As a unique technology, the design of embedded systems is an essential element of many innovations.

Embedded systems meet their performance goals, including real-time constraints, through a combination of special-purpose hardware and software components tailored to the system requirements. Both the development of new features and the reuse of existing intellectual property components are essential to keeping up with ever-demanding customer requirements. Furthermore, design complexities are steadily growing with an increasing number of components that have to cooperate properly. Embedded system designers have to cope with multiple goals and constraints simultaneously, including timing, power, reliability, dependability, maintenance, packaging and, last but not least, price.

The significance and importance of these constraints vary depending on the application area a system is targeted for. Typical embedded applications include consumer electronics, automotive, avionics, medical, industrial automation, robotics, communication devices, and others.

The International Embedded Systems Symposium (IESS) is a unique forum to present novel ideas, exchange timely research results, and discuss the state of the art and future trends in the field of embedded systems. Contributors and participants from both industry and academia take active part in this symposium. The IESS conference is organized by the Computer Systems Technology committee (TC10) of the International Federation for Information Processing (IFIP), especially the Working Group 10.2 "Embedded Systems."

IESS is a true interdisciplinary conference on the design of embedded systems. Computer Science and Electrical Engineering are the predominant academic disciplines concerned with the topics covered in IESS, but many applications also involve civil, mechanical, aerospace, and automotive engineering, as well as various medical disciplines.

In 2005, IESS was held for the first time in Manaus, Brazil. In this initial instalment, IESS 2005 was very successful with 30 accepted papers ranging from specification to embedded systems application. IESS 2007 was the second edition of the symposium held in Irvine (CA), USA, with 35 accepted papers and two tutorials ranging from analysis and design methodologies to case studies from automotive and medical applications. IESS 2009 took place in the wonderful Schoß Montfort in Langenargen, Germany, with 28 accepted papers and two tutorials ranging from efficient modelling to challenges for designers of fault-tolerant embedded systems. IESS 2013 was held in Paderborn, Germany, at the Heinz Nixdorf Museums-Forum (HNF) with 22 full papers and eight short papers.

IESS 2015 was held in Foz do Iguaçu, Brazil, close to the beautiful Iguaçu Falls. The articles presented in this book are the result of a thorough review process implemented by the Technical Program Committee. Out of 25 valid submissions, 12 full papers were accepted yielding an acceptance rate of 48%. In addition, six short papers are included, yielding an overall acceptance rate of 72%.

The technical program of IESS 2015 included sessions with complementary and interdisciplinary themes, e.g., cyber-physical systems, system level design, multi/many-core systems design, memory systems design, and embedded hardware and software design and applications. Very interesting keynotes on diverse topics, such as the Internet of Things, real-time operating systems, ubiquitous computing infrastructure, and adaptive systems design based on COTS, were also included in the technical program.

With our strong technical program, we had a successful IESS 2015 conference with fruitful discussions.

First and foremost, we thank our sponsors Hella KGaA Hueck & Co. and the Carl von Ossietzky University Oldenburg for their generous financial support of this conference. Without these contributions, IESS 2015 would not have been possible in its current form. Very special thanks to the co-located conference team from SBESC 2015, who supported mainly the local arrangements with the Golden Tulip Conference Hotel where the event was hosted.

We would also like to thank IFIP for the promotion and support of the IESS conference.

Last but not least, we thank the authors for their interesting research contributions and the members of the Technical Program Committee for their valuable time and effort in reviewing the articles.

November 2015

Marcelo Götz Gunar Schirner Marco Wehrmeister Mohammad Abdullah Al Faruque Achim Rettberg

# IFIP TC10 Working Conference: International Embedded Systems Symposium (IESS) November 3–6, 2015 Golden Tulip Conference Hotel, Foz do Iguacu, Brazil

#### **General Chairs**

Gunar Schirner Northeastern University Boston, USA

Marcelo Götz Federal University of Rio Grande do Sul, Brazil

**General Co-chair** 

Achim Rettberg Hella KGaA Hueck & Co./Carl von Ossietzky,

University Oldenburg, Germany

**Program Co-chairs** 

Marco Wehrmeister Federal University of Technology Parana, Brazil

Mohammad Al Faruque University of California at Irvine, USA

**Steering Committee** 

Achim Rettberg Hella KGaA Hueck & Co./Carl von Ossietzky,

University Oldenburg, Germany

Mauro C. Zanella ZF Friedrichshafen AG, Germany Franz J. Rammig University of Paderborn, Germany

**Local Arrangements Chair** 

Marcio Kreutz Federal University of Rio Grande do Norte, Brazil

**Publicity Chair** 

Hamed Tabkhi Northeastern University Boston, USA

**Review System Chair** 

Ina Podolski Carl von Ossietzky University Oldenburg, Germany

#### Web Chair

Tayfun Gezgin Lufthansa Cargo, Germany

#### **Finance Chair**

Achim Rettberg Hella KGaA Hueck & Co./Carl von Ossietzky,

University Oldenburg, Germany

#### **Technical Program Committee**

Samar Abdi Concordia University Montreal, Canada Christian Allmann Audi Electronics Venture, Germany Michael Amann ZF Friedrichshafen, Germany The University of Greenwich, UK Jürgen Becker University of Karlsruhe, Germany

Alecio Binotto IBM Research, Brazil

Christophe Bobda University of Arkansas, USA

Luigi Carro Federal University of Rio Grande do Sul, Brazil Florian Dittmann Kromberg & Schubert GmbH & Co. KG, Germany

Rainer Doemer University of California at Irvine, USA Cecilia Ekelin Volvo Technology Corporation, Sweden

Rolf Ernst Technical University of Braunschweig, Germany

Danubia B. Espindola Federal University of Rio Grande, Brazil University of California at Irvine, USA

Masahiro Fujita University of Tokyo, Japan
Andreas Gerstlauer University of Texas Austin, USA
Tayfun Gezgin Lufthansa Cargo, Germany

Marcelo Götz Federal University of Rio Grande do Sul, Brazil

Kim Grüttner OFFIS, Germany

Andreas Hein Carl von Ossietzky University Oldenburg, Germany

Joerg Henkel University of Karlsruhe, Germany

Stefan Henkler University of Applied Science Dortmund, Germany

Carsten Homburg dSPACE, Germany

Uwe Honekamp Vector Informatik, Germany

Michael Huebner Ruhr-University Bochum, Germany
Marcel Jackowski University of Sao Paulo, Brazil
Ricardo Jacobi University of Brasilia, Brazil
Michael Keckeisen ZF Friedrichshafen, Germany
Timo Kerstan Vector Informatik, Germany

Amin Khajeh Intel, USA

Doo-Hyun Kim Konkuk University, South Korea Hermann Kopetz Technical University Vienna, Austria

Marcio Kreutz Federal University of Rio Grande do Norte, Brazil

Horst Krimmel ZF Friedrichshafen, Germany Thomas Lehmann HAW Hamburg, Germany Armin Lichtblau Mentor Graphics, Germany Patrick Lysaght Xilinx Research Labs, USA

Roger May Altera, UK Adam Morawiec ECSI, France

Wolfgang Nebel Carl von Ossietzky University Oldenburg, Germany

Markus Oertel Vector Informatik, Germany Mike Olivarez Freescale Semiconductor, USA

Carlos Pereira Federal University of Rio Grande do Sul, Brazil Edison Pignaton de Federal University of Rio Grande do Sul, Brazil

Freitas

Franz Rammig University of Paderborn, Germany

Achim Rettberg Hella KGaA Hueck & B Co./Carl von Ossietzky,

University Oldenburg, Germany

Stefan Schimpf ETAS, Germany

Juergen Schirmer Robert Bosch GmbH, Stuttgart, Germany Gunar Schirner Northeastern University Boston, USA

Aviral Shrivastava Arizona State University, USA

Joachim Stroop dSPACE, Germany

Hamed Tabkhi Northeastern University Boston, USA

Hiroyuki Tomiyama Ritsumeikan University, Japan

Flavio R. Wagner Federal University of Rio Grande do Sul, Brazil Marco Wehrmeister Federal University of Technology Parana, Brazil

Marilyn Wolf Georgia Institute of Technology, USA

Mauro Zanella ZF Friedrichshafen, Germany Jianwen Zhu University of Toronto, Canada

# **Co-organizing Institution**

IFIP TC 10, WG 10.2 and WG 10.5

# **Sponsors**

Hella KGaA Hueck & Co.

Carl von Ossietzky University Oldenburg

# **Contents**

| Cyber-Physical Systems                                                                                               |       |
|----------------------------------------------------------------------------------------------------------------------|-------|
| Ontological User Modeling for Ambient Assisted Living Service Personalization                                        | 3     |
| Maurício Fontana de Vargas and Carlos Eduardo Pereira                                                                |       |
| Multi-Agent Based Implementation of an Embedded Image Processing System in FPGA for Precision Agriculture Using UAVs | 15    |
| Combining Service-Oriented Computing with Embedded Systems - A Robotics Case Study                                   | 27    |
| Integration of Robot Operating System and Ptolemy for Design of Real-Time Multi-robots Environments                  | 38    |
| System-Level Design                                                                                                  |       |
| Bit-Precise Formal Verification for SystemC Using Satisfiability Modulo Theories Solving                             | 51    |
| Timed Path Conditions in MATLAB/Simulink                                                                             | 64    |
| Structural Contracts – Motivating Contracts to Ensure  Extra-Functional Semantics                                    | 77    |
| Combining an Iterative State-Based Timing Analysis with a Refinement Checking Technique                              | 88    |
| Multi/Many-Core System Design                                                                                        |       |
| Hierarchical Multicore-Scheduling for Virtualization of Dependent                                                    | 4.0.0 |
| Real-Time Systems                                                                                                    | 103   |

| Analysis of Process Traces for Mapping Dynamic KPN Applications to MPSoCs                                                                 | 116 |
|-------------------------------------------------------------------------------------------------------------------------------------------|-----|
| Andrés Goens and Jeronimo Castrillon                                                                                                      | 110 |
| Modeling and Analysis of SLDL-Captured NoC Abstractions                                                                                   | 128 |
| Memory System Design                                                                                                                      |     |
| Taming the Memory Demand Complexity of Adaptive Vision Algorithms<br>Majid Sabbagh, Hamed Tabkhi, and Gunar Schirner                      | 145 |
| HMC and DDR Performance Trade-offs                                                                                                        | 159 |
| Managing Cache Memory Resources in Adaptive Many-Core Systems Gustavo Girão and Flávio Rech Wagner                                        | 172 |
| Embedded HW/SW Design and Applications                                                                                                    |     |
| A UML Profile to Couple the Production Code Generator TargetLink with UML Design Tools                                                    | 185 |
| Rapid, High-Level Performance Estimation for DSE Using Calibrated Weight Tables                                                           | 197 |
| Low Latency FPGA Implementation of Izhikevich-Neuron Model  Vitor Bandeira, Vivianne L. Costa, Guilherme Bontorin, and Ricardo A. L. Reis | 210 |
| Reconfigurable Buffer Structures for Coarse-Grained Reconfigurable Arrays                                                                 | 218 |
| Author Index                                                                                                                              | 231 |