FIFO Recovery by Depth-Partitioning is Complete on Data-aware Process Networks

Christophe Alias

To cite this version:
Christophe Alias. FIFO Recovery by Depth-Partitioning is Complete on Data-aware Process Networks. [Research Report] RR-9187, INRIA Grenoble - Rhone-Alpes. 2018. hal-01818585

HAL Id: hal-01818585
https://inria.hal.science/hal-01818585
Submitted on 19 Jun 2018

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
FIFO Recovery by Depth-Partitioning is Complete on Data-aware Process Networks

Christophe Alias
Abstract: Computing performances are bounded by power consumption. The trend is to offload greedy computations on hardware accelerators as GPU, Xeon Phi or FPGA. FPGA chips combine both flexibility of programmable chips and energy-efficiency of specialized hardware and appear as a natural solution. Hardware compilers from high-level languages (High-level synthesis, HLS) are required to exploit all the capabilities of FPGA while satisfying tight time-to-market constraints. Compiler optimizations for parallelism and data locality restructure deeply the execution order of the processes, hence the read/write patterns in communication channels. This breaks most FIFO channels, which have to be implemented with addressable buffers. Expensive hardware is required to enforce synchronizations, which often results in dramatic performance loss. In this paper, we build on our algorithm to partition the communications so that most FIFO channels can be recovered after a loop tiling, a key optimization for parallelism and data locality. We describe a class of process networks where the algorithm can recover all the FIFO channels. We point out the limitations of the algorithm outside of that class. Experimental results confirm the completeness of the algorithm on the class and reveal good performance outside of the class.

Key-words: High-level synthesis, automatic parallelization, polyhedral model, synchronization
Sur la complétude du partitionnement par profondeur pour réparer les FIFO des réseaux de processus DPN

Résumé : Les performances des ordinateurs sont limitées par la consommation électrique. La tendance est de déléguer les calculs gourmands en ressources à des accélérateurs matériels comme les GPU, les Xeon Phi ou les FPGA. Les circuits FPGA allient la flexibilité d’un circuit programmable et l’efficacité énergétique d’un circuit spécialisé et apparaissent comme une solution naturelle. Des compilateurs de matériels à partir d’un langage haut-niveau sont requis pour exploiter au mieux les FPGA tout en remplissant les contraintes de mise sur le marché. Les optimisations de compilateur restructurent profondément les calculs et les schémas de communication (ordre de lecture/écriture). En conséquence, la plupart des canaux de communication ne sont plus des FIFOs et doivent être implémentées avec un tableau adressable, ce qui nécessite du matériel supplémentaire pour la synchronisation. Dans ce rapport, nous montrons que notre algorithme de partitionnement des communications par profondeur est complet sur les réseaux DPN: toutes les FIFO peuvent être retrouvées après un tuilage de boucles. Nous montrons l’incomplétude de notre algorithme sur des réseaux de processus polyédrique plus généraux. Ces résultats théoriques sont ensuite confirmés par des résultats expérimentaux.

Mots-clés : Synthèse de circuit haut-niveau, parallélisation automatique, modèle polyédrique, synchronisation
1 Introduction

Since the end of Dennard scaling, the performance of embedded systems is bounded by power consumption. The trend is to trade generality (processors) for energy efficiency (hardware accelerators) by offloading critical tasks to specialized hardware. FPGA chips combine both flexibility of programmable chips and energy-efficiency of specialized hardware and appear as a natural solution. High-level synthesis (HLS) techniques are required to exploit all the capabilities of FPGA, while satisfying tight time-to-market constraints. Parallelization techniques from high-performance compilers are progressively migrating to HLS, particularly the models and algorithms from the polyhedral model [7], a powerful framework to design compiler optimizations. Additional constraints must be fulfilled before plugging a compiler optimization into an HLS tool. Unlike software, the hardware size is bounded by the available silicon surface. The bigger a parallel unit is, the less it can be duplicated, thereby limiting the overall performance. Particularly, tricky program optimizations are likely to spoil the performances if the circuit is not post-optimized carefully [5]. We believe that source-level optimizations (directly on the source program) should be avoided in HLS, and moved to middle-end level, on an intermediate representation closed to the final circuit. Process networks are such a natural and convenient intermediate representation for HLS [4, 12, 13, 18]. A sequential program is translated to a process network by partitioning computations into processes and flow dependences into channels. Then, the processes and buffers are factorized and mapped to hardware.

In this paper, we focus on the translation of the buffers to hardware. We propose an algorithm to restructure the buffers so they can be mapped to inexpensive FIFOs. Most often, a direct translation of a regular kernel – without optimization – produces to a process network with FIFO buffers [15]. Unfortunately, data transfers optimization [8] and generally loop tiling reorganizes deeply the computations, hence the read/write order in channels (communication patterns). Consequently, most channels may no longer be implemented by a FIFO. Additional circuitry is required to enforce synchronizations. This results in larger circuits and causes performance penalties [4, 19, 14, 16]. This a major lock which prevents, so far, to incorporate fine-grain polyhedral loop optimizations on the middle-end of HLS tools. In this paper, we build on our algorithm presented in [1] to reorganize the communications between processes so that more channels can be implemented by a FIFO after a loop tiling. We make the following contributions:

- We prove the completeness of our algorithm on Data-aware process networks (DPN) [4]: on a DPN, our algorithm can recover all the FIFO after a loop tiling. This feature is a step towards enabling polyhedral optimizations in HLS at middle-end level.

- We exhibit a counter-example which prove that our algorithm is no longer complete when the process network does not comply with the DPN process/channel partitioning scheme. Also, we discuss the criteria to be fulfilled by the kernel so all the FIFO can be recovered.

- Experimental results on Polybench/C kernels confirm the completeness of the algorithm on DPN. For non-DPN process networks, we show that the algorithm can recover a significant amount of FIFO.

The remainder of this paper is structured as follows. Section 2 introduces polyhedral process network, data-aware process networks and discusses how communication patterns are impacted by loop tiling. Section 3 recalls our algorithm to reorganize channels, prove the completeness of our algorithm on DPN and points-out the limitations of our algorithm on non-DPN process networks. Section 4 presents experimental results. Finally, Section 5 concludes this paper and draws future research directions.
2 Preliminaries

This section defines the notions used in the remainder of this paper. Sections 2.1 and 2.2 introduce the basics of compiler optimization in the polyhedral model and defines loop tiling. Section 2.3 defines polyhedral process networks (PPN), shows how loop tiling disables FIFO communication patterns and outlines a solution. Finally Section 2.4 presents data-aware process networks (DPN), the particular kind of PPN on which our algorithm is proven to be complete.

2.1 Polyhedral Model at a Glance

Translating a program to a process network requires to split the computation into processes and flow dependences into channels. The polyhedral model focuses on kernels whose computation and flow dependences can be predicted, represented and explored at compile-time. The control must be predictable: only for loops and if with conditions on loop counters are allowed. Data structures are bounded to arrays, pointers are not allowed. Also, loop bounds, conditions and array accesses must be affine functions of surrounding loop counters and structure parameters (typically the array size). This way, the computation may be represented with Presburger sets (typically approximated with convex polyhedra, hence the name). This makes possible to reason geometrically about the computation and to produce precise compiler analysis thanks to integer linear programming: flow dependence analysis [8], scheduling [7] or code generation [6, 11] to quote a few. Most compute-intensive kernels from linear algebra and image processing fit in this category. In some cases, kernels with dynamic control can even fit in the polyhedral model after a proper abstraction [2]. Figure 1(a) depicts a polyhedral kernel and (b) depicts the geometric representation of loop iterations (● load, ○ compute, ◦ store) and flow dependences (red arrows), then (c) gives a possible implementation as a polyhedral process network: each assignment (load, compute, store) is mapped to a different process and flow dependences (1 to 7) are solved through channels.

Figure 1: Motivating example: Jacobi-1D kernel. (a) depicts a polyhedral kernel, (b) gives the polyhedral representation of loop iterations (● load, ○ compute, ◦ store) and flow dependences (red arrows), then (c) gives a possible implementation as a polyhedral process network: each assignment (load, compute, store) is mapped to a different process and flow dependences (1 to 7) are solved through channels.
process network. They are crucial to build the process network. Direct dependences can be computed from values between two computations and drive communications and synchronizations in the final process network. They can be derived automatically from flow dependences \[7\]. On Figure 1, the original execution order is specified by the schedule \(\theta\) or \(sequential\) order is specified by \(\theta\). A schedule \(\theta\) induces a new execution order \(\prec_{\theta}\) such that \((S, i) \prec_{\theta} (T, j)\) if \(\theta(S, i) \lessdot \theta(T, j)\). Also, \((S, i) \preceq_{\theta} (T, j)\) means that either \((S, i) \prec_{\theta} (T, j)\) or \(\theta(S, i) = \theta(T, j)\). When a schedule is injective, it is said to be \(sequential\): each execution is scheduled at a different time. Hence everything is executed in sequence. In the polyhedral model, schedules are affine functions. They can be derived automatically from flow dependences \[7\]. On Figure 1(b), the original execution order is specified by the schedule \(\theta_{load}(i) = (0, i)\), \(\theta_{store}(t, i) = (1, t, i)\) and \(\theta_{access}(i) = (2, i)\), where \(C\) denotes the \(compute\) statement. The lexicographic order ensures the execution of all the \(load\) instances \((0)\), then all the \(compute\) instances \((1)\) and finally all the \(store\) instances \((2)\). Then, for each statement, the loops are executed in the specified order.

### Loop tiling

Loop tiling is a transformation which partitions the computation in tiles, each tile being executed atomically. Communication minimization \[3\] relies on loop tiling to tune the ratio computation/communication of the program beyond the ratio peak performance/communication bandwidth of the target architecture. Figure 2(a) depicts the iteration domain of \(compute\) and the new execution order after tiling loops \(t\) and \(i\). For presentation reasons, we depict a domain bigger than in Figure 1(b) (with bigger \(N\) and \(M\)) and we depict only a part of the domain. In the polyhedral model, a loop tiling is specified by hyperplanes with linearly independent normal vectors \(\vec{\tau}_1, \ldots, \vec{\tau}_d\) where \(d\) is the number of nested loops (here \(\vec{\tau}_1 = (0, 1)\) for the vertical hyperplanes and \(\vec{\tau}_2 = (1, 1)\) for the diagonal hyperplanes). Roughly, hyperplanes along each normal vector \(\vec{\tau}_i\) are placed at regular intervals \(b_i\) (here \(b_1 = b_2 = 4\)) to cut the iteration domain in tiles. Then, each tile is specified by an iteration vector \((\phi_1, \ldots, \phi_d)\), \(\phi_k\) being the slice number of an iteration \(i\) along normal vector \(\vec{\tau}_k\): \(\phi_k = \vec{\tau}_k \cdot \vec{i} \div b_k\). The result is a Presburger iteration domain, here \(D_C = \{(\phi_1, \phi_2, t, i): 4\phi_1 \leq t < 4(\phi_1 + 1) \land 4\phi_2 \leq i < 4(\phi_2 + 1)\}\). The polyhedral model is closed under loop tiling. In particular, the tiled domain can be scheduled. For instance, \(\theta_C(\phi_1, \phi_2, t, i) = (\phi_1, \phi_2, t, i)\) specifies the execution order depicted in Figure 2(a): tile with

RR n° 9187
point \((4,4)\) is executed, then tile with point \((4,8)\), then tile with point \((4,12)\), and so on. For each tile, the iterations are executed for each \(t\), then for each \(i\).

### 2.3 Polyhedral Process Networks

We derive a polyhedral process network by partitioning iterations domains into processes and the flow dependence relation into channels. Figure 1(c) depicts a possible PPN from the Jacobi 1D kernel given on Figure 1(a). For this example, we choose a canonical partition of the computation (one process per statement) and a partition of flow dependences such that there is single channel per couple producer/read reference, as motivated later. More formally, a polyhedral process network is a couple \((\mathcal{P}, \mathcal{C})\) such that:

- Each process \(P \in \mathcal{P}\) is specified by an iteration domain \(\mathcal{D}_P\) and a sequential schedule \(\theta_P\) inducing an execution order \(\prec_P\) over \(\mathcal{D}_P\). Each iteration \(\tilde{t} \in \mathcal{D}_P\) realizes the execution instance \(\mu_P(\tilde{t})\) in the program. The processes partition the execution instances in the program:\(\{\mu_P(\tilde{t})\}\) is a partition of the program computation.

- Each channel \(c \in \mathcal{C}\) is specified by a producer process \(P_c \in \mathcal{P}\), a consumer process \(C_c \in \mathcal{P}\) and a dataflow relation \(\rightarrow_c\) relating each production of a value by \(P_c\) to its consumption by \(C_c\): if \(\tilde{t} \rightarrow_c \tilde{j}\), then execution \(\tilde{t}\) of \(P_c\) produces a value read by execution \(\tilde{j}\) of \(C_c\). \(\rightarrow_c\) is a subset of the flow dependences from \(P_c\) to \(C_c\) and the collection of \(\rightarrow_c\) for each channel \(c\) between two given processes \(P, C\), \(\{\rightarrow_c, (P_c, C_c) = (P, C)\}\), is a partition of flow dependences from \(P\) to \(C\).

The goal of this paper is to find out a partition of flow dependences for each producer/consumer couple \((P, C)\), such that most channels from \(P\) to \(C\) can be realized by a FIFO.

On Figure 1(c), each execution \(\langle S, \tilde{t}\rangle\) is mapped to process \(P_S\) and executed at process iteration \(\tilde{t} : \mu_{P_S}(\tilde{t}) = (S, \tilde{t})\). For presentation reason the compute process is depicted as \(C\). Dependences depicted as \(k\) on the dependence graph in (b) are solved by channel \(k\). To read the input values in parallel, we use a different channel per couple producer/read reference, hence this partitioning. We assume that, locally, each process executes instructions in the same order than in the original program: \(\theta_{\text{load}}(t) = i, \theta_{\text{compute}}(t, i) = (t, i)\) and \(\theta_{\text{store}}(i) = i\). Remark that the leading constant (0 for load, 1 for compute, 2 for store) has disappeared: the timestamps only define an order local to their process: \(\prec_{\text{load}}, \prec_{\text{compute}}\) and \(\prec_{\text{store}}\). The global execution order is driven by the dataflow semantics: the next process operation is executed as soon as its operands are available. The next step is to detect communication patterns to figure out how to implement channels.

**Communication Patterns** A channel \(c \in \mathcal{C}\) might be implemented by a FIFO iff the consumer \(C_c\) reads the values from \(c\) in the same order than the producer \(P_c\) writes them to \(c\) (in-order) and each value is read exactly once (unicity) \([13, 15]\). The in-order constraint can be written:

\[
\text{in-order}(\rightarrow_c, \prec_P, \prec_C) := \forall x \rightarrow_c x', \forall y \rightarrow_c y' : x' \prec_C y' \Rightarrow x \preceq_P y
\]

The unicity constraints can be written:

\[
\text{unicity}(\rightarrow_c) := \forall x \rightarrow_c x', \forall y \rightarrow_c y' : x' \neq y' \Rightarrow x \neq y
\]

Notice that unicity depends only on the dataflow relation \(\rightarrow_c\), it is independent from the execution order of the producer process \(\prec_P\) and the consumer process \(\prec_C\). Furthermore, \(\neg\text{in-order}(\rightarrow_c)\).
FIFO Recovery by Depth-Partitioning is Complete on Data-aware Process Networks

Finally, a channel may be implemented by a FIFO iff it verifies both in-order and unicity constraints:

\[
\text{fifo}(\rightarrow_c, \prec_P, \prec_C) := \text{in-order}(\rightarrow_c, \prec_P, \prec_C) \land \text{unicity}(\rightarrow_c)
\]

When the consumer reads the data in the same order than they are produced but a datum may be read several times: \(\text{in-order}(\rightarrow_c, \prec_P, \prec_C) \land \neg \text{unicity}(\rightarrow_c)\), the communication pattern is said to be \textit{in-order with multiplicity}. The channel may be implemented with a FIFO and a register keeping the last read value for multiple reads. However, additional circuitry is required to trigger the write of a new datum in the register \[13\]: this implementation is more expensive than a single FIFO. Finally, when we have neither in-order nor unicity: \(\neg \text{in-order}(\rightarrow_c, \prec_P, \prec_C) \land \neg \text{unicity}(\rightarrow_c)\), the communication pattern is said to be \textit{out-of-order with multiplicity}: significant hardware resources are required to enforce flow- and anti- dependences between producer and consumer and additional latencies may limit the overall throughput of the circuit \[4, 19, 14, 16\].

Consider Figure 2.(c), channel 5, implementing dependence 5 (depicted on (b)) from \(\langle \cdot, t-1, i \rangle\) (write \(a[t, i]\)) to \(\langle \cdot, t, i \rangle\) (read \(a[t-1, i]\)). With the original sequential schedule, the data are produced \(\langle \cdot, t-1, i \rangle\) and read \(\langle \cdot, t-1, i \rangle\) in the same order, and only once: the channel may be implemented as a FIFO. Now, assume that process \textit{compute} follows the tiled execution order depicted in Figure 2.(a). The execution order now executes tile with point \(4,4\), then tile with point \(4,8\), then tile with point \(4,12\), and so on. In each tile, the iterations are executed for each \(t\), then for each \(i\). Consider iterations depicted in red as 1, 2, 3, 4 in Figure 2.(b). With the new execution order, we execute successively 1, 2, 3, 4, whereas an in-order pattern would have required 1, 2, 3, 4. Consequently, channel 5 is no longer a FIFO. The same hold for channel 4 and 6. Now, the point is to partition dependence 5 and others so FIFO communication pattern hold.

Figure 2: Impact of loop tiling on the communication patterns. (a) gives the execution order of the Jacobi-1D main loop after a loop tiling, (b) shows how loop tiling disables the FIFO communication pattern, then (c) shows how to split the dependences into new channels so FIFO can be recovered.

Consider Figure 2.(c). Dependence 5 is partitioned in 3 parts: red dependences crossing tiling
hyperplane $\phi_1$ (direction $t$), blue dependences crossing tiling hyperplane $\phi_2$ (direction $t + i$) and green dependences inside a tile. Since the execution order in a tile is the same as the original execution order (actually a subset of the original execution order), green dependences will verify the same FIFO communication pattern as in the non-tiled version. As concerns blue and red dependences, source and target are executed in the same order because the execution order is the same for each tile and dependence $5$ happens to be short enough. In practice, this partitioning is effective to reveal FIFO channels. In the next section, we recall our algorithm to find such a partitioning. The next subsection presents the Data-aware process networks, the particular kind of PPN on which the algorithm is complete.

2.4 Data-aware Process Networks

There are as many polyhedral process networks as possible partitions of the computations (processes) and dependences (channels) of the input kernel. A data-aware process network $\mathcal{H}$ is a process/channel partition template which allows, given a relevant loop tiling, to control the data transfers volume and the parallelism degree at the same time.

Figure 3 gives a possible DPN partition (b) from a loop tiling (a) on the motivating example. Given a loop tiling $\mathcal{D}_S \rightarrow \mathcal{D}_S$ for each statement $S$, we consider the execution order induced by the schedule $\tilde{S}(\phi_1, \ldots, \phi_n, \tilde{i}) = (\phi_1, \ldots, \phi_n, \tilde{i})$: for each $(\phi_1, \ldots, \phi_n, \tilde{i})$, we execute the sequence of tiles $(\phi_n, \tilde{i})$ such that $(\phi_1, \ldots, \phi_n, \tilde{i}) \in \mathcal{D}_S$. The set of executions $(\tilde{S}, \tilde{i})$ given $(\phi_1, \ldots, \phi_n, \tilde{i})$ is called a band and written $\mathcal{B}((\phi_1, \ldots, \phi_n, \tilde{i})$). On Figure 3(a), $\mathcal{B}(1)$ is the set of tiles surrounded by thick red lines. First, band $\mathcal{B}(0)$ (with $0 \leq t < 4$) is executed tile by tile, then band $\mathcal{B}(1)$ is executed tile by tile, and so on. On DPN, a band acts as a reuse unit. This means that incoming dependences (here $1, 2, 3$) are loaded and outcoming dependences (here $13, 14, 15$) are stored to an external storage unit. Dependences inside a band are resolved through channels (here 4 to 12). Inside a band, the computations may be split in parallel process thanks to surrounding hyperplanes ($\tilde{t}_1, \ldots, \tilde{t}_{n-1}$). On Figure 3(a), each band is split in two sub-bands separated by a dotted line, thanks to hyperplane $\tilde{t}_1 = (1, 0)$. Each sub-band is implemented by a separate process on Figure 3(b): $C_1$ for the left sub-band, $C_2$ for the right sub-band. The DPN partitioning allows to tune the arithmetic intensity (A.I.) by playing on the band width $b$ (here $A.I. = 2 \times bN/2N = b$) and to select the parallelism independently. Each parallel process is identified by its coordinate $\tilde{\ell} = (\ell_1, \ldots, \ell_{n-1})$ along surrounding hyperplanes. Assuming $p$ parallel instances along each surrounding hyperplanes we have $0 \leq \ell_k < p$. The parallel instance of $C$ of coordinate $\tilde{\ell}$, for $0 \leq \ell_k < p$ is written $C_{\tilde{\ell}}$ (here we have parallel instances $C_0$ and $C_1$). We distinguish between i/o dependences, $\rightarrow_{i/o}$ source or target outside of the band e.g. $1, 2, 3$ or $13, 14, 15$, local dependences $\rightarrow_{local}$ source and target on the same parallel process e.g. $4, 5, 6$ and synchronization dependences $\rightarrow_{synchro}$ source and target on different parallel process e.g. $7, 8, 9$). For each array $a$ loaded/stored through $\rightarrow_{i/o}$, a load (resp. store) process Load$_a$ (resp. Store$_a$) is created. For each $i/o$ dependence $(P_{\tilde{\ell}}, \phi_1, \ldots, \phi_n, \tilde{i}) \rightarrow_{i/o} (C_{\tilde{\ell}}, \phi_1, \ldots, \phi_n, \tilde{j})$, assuming the data written by $P_{\tilde{\ell}}$ is $a[u[i]]$ and the data read by $C_{\tilde{\ell}}$ is $a[v[j]]$, the dependence is removed and replaced by a dependence flowing to Store$_a$: $(P_{\tilde{\ell}}, \phi_1, \ldots, \phi_n, \tilde{i}) \rightarrow_{i/o} (\text{Store}_a, \phi_1, \ldots, \phi_n, u[\tilde{i}])$, and by a dependence flowing from Load$_a$: $(\text{Load}_a, \phi_1, \ldots, \phi_n, v[\tilde{j}]) \rightarrow_{i/o} (C_{\tilde{\ell}}, \phi_1, \ldots, \phi_n, \tilde{j})$ (on Figure (b), these processes are simply named Load/Store). Dependence $\rightarrow_{i/o}$ and processes Load$_a$ and Store$_a$ can be further optimized to improve data reuse through the band $\mathcal{H}$. Finally each channel $c$ of the original PPN is partitioned in such a way that each new channel $c'$ connects a single producer process and consumer process (here original PPN channel 4 is split into DPN channels 4, 7, 10). We keep track of the original PPN channel with the mapping $\mu$: $\mu(c') := c$ (here $\mu(4) = \mu(7) = \mu(10) = 4$).
The DPN partitioning will be denoted by \((\mathcal{L}, \mathcal{P}', \mathcal{S}, \mathcal{C}')\) where \(\mathcal{L}\) is the set of Load process, \(\mathcal{P}'\) is the set of parallel processes, \(\mathcal{S}\) is the set of store processes Store and \(\mathcal{C}'\) is the set of channels.

\[\vec{\tau}_1 \vec{\tau}_2 \vec{\tau}_3 \vec{\tau}_4 \vec{\tau}_5 \vec{\tau}_6 \vec{\tau}_7 \vec{\tau}_8 \vec{\tau}_9 \vec{\tau}_{10} \vec{\tau}_{11} \vec{\tau}_{12} \vec{\tau}_{13} \vec{\tau}_{14} \vec{\tau}_{15} \]

(a) DPN partitioning (b) DPN

Figure 3: Data-aware process network (DPN) for the Jacobi-1D kernel. (a) computations are executed per band (between red thick lines), tile per tile. Incoming dependences (1,2,3) are loaded, outcoming dependences (13,14,15) are stored, internal dependences (4 to 12) are solved through local channels depicted in (b). Parallelization is derived by splitting a band with tiling hyperplanes (here the dotted line). With this scheme, arithmetic intensity and parallelism can be tuned easily.

3 The Partitioning Algorithm

In this section, we recall our algorithm presented in [1] to restructure the channels so FIFO channels can be recovered after a loop tiling. Then, we present the contributions of this paper. Section 3.1 proves that the algorithm is complete on DPN. Then, Section 3.2 points out the limits of the algorithm on general PPN without the DPN partitioning.

Figure 4 depicts the algorithm for partitioning channels given a polyhedral process network \((\mathcal{P}, \mathcal{C})\) (line 5). For each channel \(c\) from a producer \(P = P_c\) to a consumer \(C = C_c\), the channel is partitioned by depth along the lines described in the previous section (line 7). \(\mathcal{D}_P\) and \(\mathcal{D}_C\) are assumed to be tiled with the same number of hyperplanes. \(P\) and \(C\) are assumed to share a schedule with the shape: \(\theta(\phi_1, \ldots, \phi_n, \vec{i}) = (\phi_1, \ldots, \phi_n, \vec{i})\). In other words, the execution of a tile follow the order as in the original program. This case arises frequently with tiling schemes for I/O optimization [4]. If not, the next channel \(\rightarrow\) is considered (line 6). The split is realized by procedure \textsc{split} (lines 1–4). A new partition is built starting from the empty set. For each depth (hyperplane) of the tiling, the dependences crossing that hyperplane are filtered and added to the partition (line 3): this gives dependences \(\rightarrow_{1}, \ldots, \rightarrow_{n}\). Finally, dependences lying in a tile (source and target in the same tile) are added to the partition (line 4): this gives \(\rightarrow_{n+1}\). \(\theta_P(x) \approx \theta_C(y)\) means that the \(n\) first dimensions of \(\theta_P(x)\) and \(\theta_C(y)\) (tiling coordinates \((\phi_1, \ldots, \phi_n)\)) are the same: \(x\) and \(y\) belong to the same tile.
1. **SPLIT**(→_{c},θ_{P},θ_{C})
2. for \( k := 1 \) to \( n \)
3. ADD(→_{c} \cap \{(x, y), \theta_{P}(x) \ll^{k} \theta_{C}(y)\});
4. ADD(→_{c} \cap \{(x, y), \theta_{P}(x) \approx^{n} \theta_{C}(y)\});

5. **FIFOIZE**((\mathcal{P}, \mathcal{C}))
6. for each channel \( c \)
7. \( \{→^{1}_{c}, \ldots, →^{n+1}_{c}\} := \text{SPLIT}(→_{c},θ_{P},θ_{C}) \);
8. if fifo(→^{k}_{c}, ≪_{θ_{P}}, ≪_{θ_{C}}) ∀k
9. REMOVE(→_{c});
10. INSERT(→^{k}_{c}) ∀k;

Figure 4: **Our algorithm for partitioning channels** [1]. The algorithm **SPLIT** produces the dependence partition described on Figure 2(c), for each depth \( k \) of the producer schedule \( θ_{P} \) and the consumer schedule \( θ_{C} \). The dependence partition is kept if each set of the dependence partition has a FIFO pattern.

Consider the PPN depicted in Figure 1(c) with the tiling and schedule discussed above: process `compute` is tiled as depicted in Figure 2(c) with the schedule \( θ_{compute}(φ_{1}, φ_{2}, t, i) = (φ_{1}, φ_{2}, t, i) \). Since processes `load` and `store` are not tiled, the only channels processed by the algorithm are 4,5 and 6. **SPLIT** is applied on the associated dataflow relations \( →_{4}, →_{5}, \) and \( →_{6} \). Each dataflow relation is split in three parts as depicted in Figure 2(c). For \( →_{5} \); \( →^{1}_{5} \) crosses hyperplane \( t \) (red), \( →^{2}_{5} \) crosses hyperplane \( t + i \) (blue) and \( →^{3}_{5} \) stays in a tile (green). Each of these new dataflow relations \( →^{1}_{5}, →^{2}_{5}, →^{3}_{5} \) exhibit a FIFO communication pattern w.r.t. \( θ \). The total space occupied by these new FIFO is almost the same as the original channel plus a small overhead as discussed in [1].

Consider the DPN depicted in Figure 3. This DPN is derived from the PPN in Figure 1(c), with the tiling described above. The dependences are pre-split into channels to fit with the DPN execution model: load/store dependences (red and black), intra-process dependences for each parallel process \( C_{1} \) and \( C_{2} \) (blue for \( C_{1} \), yellow for \( C_{2} \)) and communication between parallel processes (green dependences). Dependence 4 and 5 lead to the same faulty communication pattern as in Figure 2(b). Our algorithm will split them between dependence instances crossing the \( t + i \) hyperplane (as on the figure) and dependence instances with source and target inside the same tile. Here, each split gives a FIFO. Similarly, the same splitting occurs for process \( C_{2} \). Communication dependences \((7,8,9,\) green\) can be implemented directly by a FIFO: no split is required on this example. Finally, all the compute-to-compute channels \((4 \) to \( 12)\) can be turned to FIFO. Load/Store dependences are not considered for splitting because load and store buffers are usually not FIFOs. Indeed, each loaded data will usually be read several times as DPN are tuned for a maximal data reuse. Also, the store process will read the data to prepare burst data transfers. Hence, the store read order is generally not the write order of the producer process (here process \( C_{2} \)).

### 3.1 Completeness on DPN partitioning

The algorithm always succeeds to recover all the FIFO on PPN with the DPN execution schema: if a PPN channel \( c \) is a FIFO before tiling, then, \textit{after tiling and turning the PPN into a DPN}, the algorithm can split each DPN channel \( c' \) created from the PPN channel \( c \) \((c' = \mu(c))\) in such a way that we get FIFOs. We say that the splitting algorithm is \textit{complete} over DPN. This is an important \textit{enabling} property for DPN: essentially, it means that DPN allow to implement the

Inria
tiling transformation while keeping FIFO channels, which is necessary (though not sufficient) to map it to hardware. In the next section, we will show that general PPN (without DPN partitioning) are not complete. This shows that DPN is an important subset of PPN.

We start by a fundamental lemma, asserting that if a dependence relation $\rightarrow$ can be implemented with a FIFO w.r.t. a given schedule then any subset of $\rightarrow$ with the same schedule can also be implemented by a FIFO:

**Lemma 3.1** Consider a PPN $(P, C)$ and a channel $c \in C$. If $\rightarrow^c \subset \rightarrow$ and fifo$(\rightarrow^c, \theta_{P}, \theta_{C})$ then: fifo$(\rightarrow^c, \theta_{P}, \theta_{C})$.

*Proof:* Any counter example $\rightarrow^c \subset \rightarrow$ such that $\neg$fifo$(\rightarrow^c, \theta_{P}, \theta_{C})$ would imply that $\neg$fifo$(\rightarrow, \theta_{P}, \theta_{C})$: if $\neg$in-order$(\rightarrow^c, \theta_{P}, \theta_{C})$ then $\neg$in-order$(\rightarrow, \theta_{P}, \theta_{C})$, also: if $\neg$unicity$(\rightarrow^c)$ then $\neg$unicity$(\rightarrow)$. This contradicts the hypothesis. *q.e.d.*

With this lemma, we can prove the completeness of the algorithm on any DPN partitioning:

**Property 3.2** Consider a PPN $(P, C)$ and a DPN partitioning $(L, P', S, C')$ w.r.t. a tiled schedule. Then, for each channel $c' \in C'$ of the DPN: if the original channel in the PPN $c = \mu(c')$ is a FIFO, then the split of $c'$ will be a FIFO as well.

*Proof:* Since we only consider channels between compute processes of $P'$, we can exclude the case $\rightarrow^c \subset \rightarrow_{i/o}$ (load source or store target). Hence we have to consider the remaining cases $\rightarrow^c \subset \rightarrow_{local}$ and $\rightarrow^c \subset \rightarrow_{synchro}$.

Assume $\rightarrow^c \subset \rightarrow_{local}$. This is the case for dependences $4, 5, 6$ and $10, 11, 12$. First, remark that dependences of $\rightarrow_{local}$ can only cross the last tiling hyperplane (see figure 13(a)). Indeed, the dependences crossing the remaining hyperplanes are all gathered in $\rightarrow_{i/o}$ by construction. Also, dependences between parallel processes are all gathered in $\rightarrow_{synchro}$ by construction. If the last tiling hyperplane does not break the fifo communication pattern, no splitting is required. Else, the splitting ends-up with a new dependence (and channel) partition: $\rightarrow^c \subset \rightarrow_{last} \mid \rightarrow_{tile} \rightarrow^c_{last}$. Being the dependence instances crossing the last tiling hyperplane and $\rightarrow^c_{tile}$ being the dependence instances lying inside a tile. Since in a tile, the schedule induces the same execution order as in the original DPN, $\rightarrow^c_{tile} \subset \rightarrow$, and $c$ is a FIFO with the original execution order, then $\rightarrow^c_{tile}$ gives a FIFO channel (lemma 3.1). Similarly, $\rightarrow^c_{last}$ links iterations from a producer tile (tile in the example) to the next consumer tile (tile in the example). Since $\rightarrow^c_{last} \subset \rightarrow$ and fifo$(\rightarrow^c, \theta_{P}, \theta_{C})$, then fifo$(\rightarrow^c_{last}, \theta_{P}, \theta_{C})$ by lemma [3.1]. To conclude that $\rightarrow^c_{last}$ gives a FIFO in the DPN, we need to check that the execution order on the *producer side* of $\rightarrow^c_{last}$ is a subset of $\prec_{\theta_P}$ and that the execution order on the *consumer side* of $\rightarrow^c_{last}$ is a subset of $\prec_{\theta_C}$. Provided the tile size is big enough, we can assume that starting from a given tile, the targets of $\rightarrow^c_{last}$ belong the same tile (typically the next tile in the execution). By hypothesis, the execution order on a tile is a subset of the original execution order $(\theta_S(\phi_1, \ldots, \phi_n, i) = (\phi_1, \ldots, \phi_n, i)$ for each statement $S$). In particular, the execution order of the producers (resp. consumers) of $\rightarrow^c_{last}$ is a subset of $\prec_{\theta_P}$ (resp. $\prec_{\theta_C}$). Hence the splitting ends-up with FIFO channels. This is a general apparatus which will be used to prove the next case.

Assume $\rightarrow^c \subset \rightarrow_{synchro}$. On the example, this happens for dependences $7, 8, 9$. Remark that $\rightarrow^c$ hold dependences from a producer tile (here tile 3) to tiles mapped to the same consumer process (here tile 9) by construction. Data sent to several consumer processes cannot flow through the same channel. Hence the only hyperplane which can separate consumer iteration is again the last tiling hyperplane. Either all the consumer iterations belong to the same tile (here 9), and we directly have a FIFO by lemma [3.1]. Either consumer iterations are split by the last tiling hyperplane: $\rightarrow^c \rightarrow^c_{last} \mid \rightarrow^c_{tile}$ (here 7,8). The same reasoning as in the previous paragraph allow to conclude that both cases can be implemented by a FIFO. Hence the splitting ends-up with FIFO channels.

This shows the completeness of the algorithm on DPN partitioning schema. *q.e.d.*
3.2 Limitations on general PPN

When the PPN does not follow the DPN partitioning, there is no guarantee that the algorithm will always succeed to recover FIFO. Figure 5 gives a counter example. We modify the kernel given on Figure 4(a) to observe a single dependence \((t, i) \rightarrow (t + 2, i - 1)\) on the compute domain \(\star\) and we keep the same loop tiling. The resulting PPN is almost like in (c) but with a single compute buffer \(4\) is kept to solve the dependence, \(5, 6\) are removed. The algorithm will split the dependence in three parts: the dependences crossing the \(t\) hyperplane (partially depicted, in green), the dependences crossing the \(t + i\) hyperplane (not depicted) and the dependence totally inside a tile (not depicted). In tile 2, iteration \((4, 11)\) is executed before iteration \((5, 7)\): \((4, 11) \prec_d (5, 7)\). But the dependence target of iterations \((4, 11)\) and \((5, 7)\) are not executed in the same order because \((5, 7)\) targets tile 5 and \((4, 11)\) targets tile 6 (the next tile in the execution order). Hence the in-order property is not verified and the channel cannot be realized by a FIFO.

We observe that the algorithm works pretty well for short uniform dependences. However, when dependences are longer, the target operations reproduce the tiling pattern, which prevents to find a FIFO. The same happens when the tile hyperplanes are “too skewed”. Indeed, skewed hyperplanes can be viewed as orthogonal hyperplanes modulo a change of basis. When the hyperplanes are too skewed, the change of basis enlarge the dependence size which produce the same effect as in the counter-example. To summarize, the dependences must be uniform \(i \mapsto i + d\) and reasonably short (small \(\|d\|\)). This means that tiling hyperplanes should not be too skewed. Indeed, skewed hyperplanes can always be viewed as orthogonal hyperplanes modulo a change of basis in the iteration space. The more skewed the hyperplanes are, the longer the dependence will be after the change of basis, thereby causing the same issue than on the counter example. The next section will, in particular, assess the capabilities of our algorithm to recover FIFO on general PPN.
4 Experimental Evaluation

This section presents the experimental results obtained on the benchmarks of the polyhedral community. We check the completeness of the algorithm on DPN process networks. Then, we assess the performances of the algorithm on PPN without DPN partitioning scheme. Finally, we show how much additional storage is produced by the algorithm.

Experimental Setup We have run the algorithm on the kernels of PolyBench/C v3.2 [10]. We have checked the completeness of the algorithm on PPN with DPN partitioning (Table 1), study the behavior of the algorithm on general PPN, without DPN partitioning (Table 2). Each kernel is tiled to reduce I/O while exposing parallelism [4] and translated both to a PPN and a DPN using our research compiler, Dcc (DPN C Compiler). On the DPN, the process are parallelized with a degree of \( p = 2 \) on each band dimension: for a kernel with a loop tiling of dimension \( n \), each compute process is split in \( 2^n - 1 \) parallel processes.

Completeness on DPN Table 1 checks the completeness of our algorithm on PPN with DPN partitioning. For each kernel, column \#buffers gives the total number of channels after applying our algorithm, column \#fifos gives the total number of FIFO among these channels, the next columns provide the total size of FIFO channels and the total size of channels (unit: datum). Then, the next column assess the completeness of the algorithm. To do so, we recall the number of FIFO \( c \) in the original PPN before DPN partitioning and without tiling (\#fifo basic). After tiling and DPN partitioning, each FIFO \( c \) is partitioned into several buffers \( c' \) (\( \mu(c') = c \)). Column \#fifo passed gives the number of original FIFO \( c \) such that all target buffers \( c' \) are directly FIFO: \( \{ c \mid \forall c' : \mu(c') = c \Rightarrow c' \text{ is a FIFO} \} \). No splitting is required for these buffers \( c' \). Column \#fifo fail gives the number of original FIFO \( c \) such that at least one target buffer \( c' \) is not a FIFO: \( \{ c \mid \exists c' : \mu(c') = c \land c' \text{ is not a FIFO} \} \). If all the failing buffers \( c' \) can be split into FIFO by the algorithm, we say that \( c \) has been restored. The column \#fifo restored count the restored FIFO \( c \). Since the algorithm is complete, we expect to have always \#fifo fail = \#fifo restored. The last column gives the proportion of FIFO \( c \) not restored. We expect it to be always 0. As predicted, the results confirm the completeness of the algorithm on DPN partitioning: all the FIFO are restored.

Limits on PPN without DPN partitioning Table 2 shows how the algorithm can recover FIFO on a tiled PPN without the DPN partitioning. The columns have the same meaning as the table 1 columns \#buffers and \#fifos gives the total number of buffers (resp. fifos) after applying the algorithm. Column \#fifo basic gives the number of FIFO in the original untiled PPN: we basically want to recover all these fifos. Among these FIFO buffers: column \#fifo passed gives the number of buffers which are still a FIFO after tiling and column \#fifo fail gives the number of FIFO buffer broken by the tiling. These are the FIFO which need to be recovered by our algorithm. Among these broken FIFO: column \#fifo restored gives the number of FIFO restored by the algorithm and column \% fail gives the ratio of broken FIFO not restored by the algorithm. Since our algorithm is not complete on general PPN, we expect to find non-restored buffers. This happens for kernels 3mm, 2mm, covariance, correlation, ftdt-2d, jacobi-2d, seidel-2d and heat-3d. For kernels 3mm, 2mm, covariance and correlation, failures are due to the execution order into a tile, which did not reproduce the original execution order. This is inherently due to the way we derive the loop tiling. It could be fixed by imposing the intra tile execution order as prerequisite for the tiling algorithm. But then, other criteria (buffer size, throughput, etc) could be harmed: a trade-off needs to be found. For the remaining kernels: ftdt-2d, jacobi-2d, seidel-2d and heat-3d, failures are due to tiling hyperplanes which are too skewed. This fall
into the counter-example described in Section 3.2, it is an inherent limitation of the algorithm, and it cannot be fixed by playing on the schedule. The algorithm succeed to recover the all FIFO channels on a significant number of kernels (14 among 22): it happens that these kernels fulfill the conditions expected by the algorithm (short dependence, tiling hyperplanes not too skewed). Even on the “failing” kernels, the number of FIFO recovered is significant as well, though the algorithm is not complete: the only exception is the heat-3d kernel.

<table>
<thead>
<tr>
<th>Kernel</th>
<th>#buffers</th>
<th>#fifos</th>
<th>total fifo size</th>
<th>total size</th>
<th>#fifo basic</th>
<th>#fifo passed</th>
<th>#fifo fail</th>
<th>#fifo restored</th>
<th>%fail</th>
</tr>
</thead>
<tbody>
<tr>
<td>trmm</td>
<td>12</td>
<td>12</td>
<td>516</td>
<td>516</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>gemm</td>
<td>12</td>
<td>12</td>
<td>352</td>
<td>352</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>syrk</td>
<td>12</td>
<td>12</td>
<td>8200</td>
<td>8200</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>symm</td>
<td>30</td>
<td>30</td>
<td>1644</td>
<td>1644</td>
<td>6</td>
<td>5</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>genvec</td>
<td>15</td>
<td>13</td>
<td>4180</td>
<td>4196</td>
<td>4</td>
<td>3</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>gesummv</td>
<td>12</td>
<td>12</td>
<td>96</td>
<td>96</td>
<td>6</td>
<td>6</td>
<td>0</td>
<td>0</td>
<td>0</td>
</tr>
<tr>
<td>syrk2k</td>
<td>12</td>
<td>12</td>
<td>8200</td>
<td>8200</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>lu</td>
<td>45</td>
<td>22</td>
<td>540</td>
<td>1284</td>
<td>3</td>
<td>0</td>
<td>3</td>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>trisolv</td>
<td>12</td>
<td>9</td>
<td>23</td>
<td>47</td>
<td>4</td>
<td>3</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>cholesky</td>
<td>44</td>
<td>31</td>
<td>801</td>
<td>1129</td>
<td>6</td>
<td>4</td>
<td>2</td>
<td>2</td>
<td>0</td>
</tr>
<tr>
<td>dotgen</td>
<td>32</td>
<td>32</td>
<td>12296</td>
<td>12296</td>
<td>3</td>
<td>2</td>
<td>1</td>
<td>1</td>
<td>0</td>
</tr>
<tr>
<td>bicsg</td>
<td>12</td>
<td>12</td>
<td>536</td>
<td>536</td>
<td>4</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>0</td>
</tr>
<tr>
<td>mrtv</td>
<td>8</td>
<td>8</td>
<td>36</td>
<td>36</td>
<td>2</td>
<td>0</td>
<td>2</td>
<td>2</td>
<td>0</td>
</tr>
<tr>
<td>3mm</td>
<td>53</td>
<td>43</td>
<td>5024</td>
<td>5664</td>
<td>6</td>
<td>3</td>
<td>3</td>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>2mm</td>
<td>34</td>
<td>28</td>
<td>1108</td>
<td>1492</td>
<td>4</td>
<td>2</td>
<td>2</td>
<td>2</td>
<td>0</td>
</tr>
<tr>
<td>covariance</td>
<td>45</td>
<td>24</td>
<td>542</td>
<td>1662</td>
<td>7</td>
<td>4</td>
<td>3</td>
<td>3</td>
<td>0</td>
</tr>
<tr>
<td>correlation</td>
<td>71</td>
<td>38</td>
<td>822</td>
<td>2638</td>
<td>13</td>
<td>9</td>
<td>4</td>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>fstd-2d</td>
<td>120</td>
<td>120</td>
<td>45696</td>
<td>45696</td>
<td>12</td>
<td>5</td>
<td>7</td>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>jacobi-2d</td>
<td>123</td>
<td>123</td>
<td>10328</td>
<td>10328</td>
<td>10</td>
<td>2</td>
<td>8</td>
<td>8</td>
<td>0</td>
</tr>
<tr>
<td>scisdel-2d</td>
<td>102</td>
<td>102</td>
<td>60564</td>
<td>60564</td>
<td>9</td>
<td>2</td>
<td>7</td>
<td>7</td>
<td>0</td>
</tr>
<tr>
<td>jacobi-1d</td>
<td>23</td>
<td>23</td>
<td>1358</td>
<td>1358</td>
<td>6</td>
<td>2</td>
<td>4</td>
<td>4</td>
<td>0</td>
</tr>
<tr>
<td>heat-3d</td>
<td>95</td>
<td>95</td>
<td>184864</td>
<td>184864</td>
<td>20</td>
<td>2</td>
<td>18</td>
<td>18</td>
<td>0</td>
</tr>
</tbody>
</table>

Table 1: Detailed results on PPN with DPN execution scheme. The algorithm is complete on DPN: all the FIFO were recovered (%fail = 0)

5 Conclusion

In this paper, we have studied an algorithm to reorganize the channels of a polyhedral process network to reveal more FIFO communication patterns. Specifically, the algorithm operates channels whose producer and consumer iteration domain has been partitioned by a loop tiling. We have proven the completeness of the algorithm on the DPN partitioning scheme. Also, we pointed out limitations of the algorithm on general PPN. Experimental results confirms the completeness of the algorithm on DPN as well as the limitations on general PPN. Even in that case, in a significant number of cases, the algorithm allows to recover the FIFO disabled by loop tiling with almost the same storage requirement. This means that our algorithm enables DPN as an intermediate representation for middle-end level polyhedral optimizations.

In the future, we plan to design a channel reorganization algorithm provably complete on general PPN with tiling, in the meaning that a FIFO channel will be recovered whatever the dependence size and the tiling used. Finally, we observed that FIFO failures can be avoided by playing with the intra-tile schedule. This may hinder other criteria (buffer size, throughput). We plan to study the trade-offs involved and to investigate how to constrain the scheduling algorithm while keeping acceptable trade-offs.
Table 2: Detailed results on PPN. The algorithm is not complete on general PPN: some FIFO were not recovered (for some kernels, %fail ≠ 0).

References


RR n° 9187


FIFO Recovery by Depth-Partitioning is Complete on Data-aware Process Networks

Contents

1 Introduction 3

2 Preliminaries 4
   2.1 Polyhedral Model at a Glance 4
   2.2 Scheduling and Loop Tiling 5
   2.3 Polyhedral Process Networks 6
   2.4 Data-aware Process Networks 8

3 The Partitioning Algorithm 9
   3.1 Completeness on DPN partitioning 10
   3.2 Limitations on general PPN 12

4 Experimental Evaluation 13

5 Conclusion 14