# Designing Moore FSM with Transformation of State 

## Codes

Kamil Mielcarek, Alexander Barkalov, Larisa Titarenko

## To cite this version:

Kamil Mielcarek, Alexander Barkalov, Larisa Titarenko. Designing Moore FSM with Transformation of State Codes. 16th IFIP International Conference on Computer Information Systems and Industrial Management (CISIM), Jun 2017, Bialystok, Poland. pp.557-568, 10.1007/978-3-319-59105-6__48. hal-01656247

HAL Id: hal-01656247
https://inria.hal.science/hal-01656247
Submitted on 5 Dec 2017

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. publics ou privés.

Distributed under a Creative Commons Attribution 4.0 International License

# Designing Moore FSM with Transformation of State Codes 

Kamil Mielcarek, AlexanderBarkalov, and Larisa Titarenko<br>Institute of Metrology, Electronics and Computer Science<br>Faculty of Computer, Electrical and Control Engineering<br>University of Zielona Góra,<br>ul. prof. Z. Szafrana 2, 65-516 Zielona Góra, Poland<br>\{K.Mielcarek, A.Barkalov,L.Titarenko\}@imei.uz.zgora.pl


#### Abstract

A design method is proposed for FPGA-based Moore FSMs. The method is based on transformation of state codes into codes of collections of output functions and classes of pseudoequivalent states. Example of design and results of investigations are given.


Keywords: Moore FSM, FPGA, look-up table, EMB, design, pseudoequivalent states

## 1 Introduction

The model of Moore finite state machine (FSM) is often used during the design of control units [2]. One of the important problems of FSM synthesis is need to reduce the hardware consumed by FSM logic circuit [3, 12]. The methods of solution of this problem depend strongly on features of logic elements used for designing the circuits $[6,8]$. In this article we discuss the case when fieldprogrammable gate arrays (FPGA) are used to implement the Moore FSM logic circuit.

To implement the FSM logic circuit, it is enough to use two components of FPGA fabric. These components are logic elements (LE) and a matrix of programmable interconnections [1,21]. An LE consists of a look-up table (LUT) element, a programmable flip-flop and multiplexers. A LUT can be viewed as a random access memory block having $S$ address inputs and a single output. One LUT can keep a truth table of an arbitrary Boolean function having up to $S$ arguments. The flip-flop of LE could be bypassed. It means that the output of LE could be either combinational or registered.

A LUT has rather small number of inputs $(S \leq 6)$ [1,21]. This peculiarity leads to necessity of functional decomposition $[14,16]$ for Boolean functions having more than $S$ arguments. It results in multilevel logic circuits with complex interconnections. To reduce the hardware amount, it is necessary to diminish the numbers of arguments in Boolean functions representing an FSM logic circuit. We propose one of possible approaches for solution of this problem. Our approach is based on: 1) using the classes of pseudoequivalent states of Moore FSM [6] and 2) encoding of the collections of output functions [4].


Fig. 1. State transition graph for Moore FSM $S_{1}$

## 2 Theoretical background

A Moore FSM is characterised by the following sets: $A=\left\{a_{1}, \ldots, a_{M}\right\}$ is a set of internal states; $X=\left\{x_{1}, \ldots, x_{L}\right\}$ is a set of input variables; $Y=\left\{y_{1}, \ldots y_{N}\right\}$ is a set of output functions. Transitions between the states could be represented by a state transition graph (STG) [12]. There is an STG of Moore FSM $S_{1}$ shown in Fig. 1.

The vertices of STG correspond to states $a_{m} \in A$, while the edges to transitions between the states. The transitions are determined by inputs $X_{h}(h=\overline{1, H})$ equal to conjunctions of some elements $x_{e} \in X$ (or their complements). There is a collection of output functions (COF) $Y_{q} \subseteq Y$ marked above a vertex $a_{m} \in A$. It means that the $\operatorname{COF} Y_{q}((q=\overline{1, a})$ is generated while an FSM is in the state $a_{m} \in A$.

The states $a_{m} \in A$ are encoded using state variables $T_{r} \in T$, where $T=$ $\left\{T_{1}, \ldots, T_{R}\right\}$ is a set of state variables. State codes $K\left(a_{m}\right)$ are assigned during the step of state assignment [12]. The number $R$ is determined as

$$
\begin{equation*}
R=\left\lceil\log _{2} M\right\rceil, \tag{1}
\end{equation*}
$$

where $\lceil a\rceil$ is a minimum integer not less than $a$. To change contents of flip-flops, input memory functions are used forming the set $\Phi=\left\{D_{1}, \ldots, D_{R}\right\}$.

To design the Moore FSM logic circuit, it is necessary to find the following systems of Boolean functions:

$$
\begin{gather*}
\Phi=\Phi(T, X)  \tag{2}\\
Y=Y(T) . \tag{3}
\end{gather*}
$$

Systems (2)-(3) determine the structural diagram of Moore FSM $S_{1}$ (Fig. 2a). This diagram targets the FPGA chips.


Fig. 2. Structural diagrams of Moore FSM $U_{1}$ (a) and $U_{2}$ (b)

We use the name "LUTer" to denote a logic circuit consisting from LUTs. If there are flip-flops in a circuit, they are controlled by pulses Start and Clock. The pulse Start loads the zero code into a register formed by these flip-flops. It corresponds to the initial state $a_{1} \in A$. The pulse Clock allows changing content of flip-flops. It corresponds to a transition between the states.

The LUTer1 implements the system (2), the LUTer2 the system (3). Let the following condition take place:

$$
\begin{equation*}
R \leq S \tag{4}
\end{equation*}
$$

In this case, it is enough a single LUT to implement any function $y_{n} \in Y$. If the condition (4) is violated, then the number of LUTs exceeds $N$ in the circuit of LUTer2. In this case, the circuit of LUTer2 is multilevel.

In this article, we discuss a design method for reducing the number of LUTs in LUTer2 if the condition (4) is violated. Also, we propose to use pseudoequivalent states [6] to decrease the hardware

## 3 Main idea of proposed method

The states $a_{m}, a_{s} \in A$ are pseudoequivalent states (PES) if identical inputs result in identical next states for both states $a_{m}, a_{s} \in A$. For example, there are PES $a_{2}, a_{3}, a_{4} \in A$ for Moore FSM $S_{1}$ (Fig. 1). Let $\Pi_{A}=\left\{B_{1}, \ldots, B_{I}\right\}$ be a partition of the set A by the classes of PES $(I \leq M)$.

In the case of $S_{1}$, there is $I=3$. There are the following classes of PES: $B_{1}=\left\{a_{1}\right\}, B_{2}=\left\{a_{2}, a_{3}, a_{4}\right\}, B_{3}=\left\{a_{5}\right\}$.

Let us encode the classes $B_{i} \in \Pi_{A}$ by binary codes $K\left(B_{i}\right)$ having $R_{I}$ bits:

$$
\begin{equation*}
R_{I}=\left\lceil\log _{2} I\right\rceil . \tag{5}
\end{equation*}
$$

Let us use the variables $\tau_{r} \in \mathcal{T}$ for encoding of the classes $B_{i} \in \Pi_{A}$, where $\mathcal{T}=\left\{\tau_{1}, \ldots, \tau_{R I}\right\}$.

Let it be $Q$ different COF $Y_{q} \subseteq Y$ for a Moore FSM. Let us encode each $\operatorname{COF} Y_{q}$ by a binary code $K\left(Y_{q}\right)$ having $R_{Q}$ bits:

$$
\begin{equation*}
R_{Q}=\left\lceil\log _{2} Q\right\rceil . \tag{6}
\end{equation*}
$$

Let us use the variables $z_{r} \in Z$ for encoding of the $\operatorname{COF} Y_{q} \subseteq Y$, where $|Z|=R_{Q}$.
Analysis of Fig. 1 shows that there are the following COF in FSM $S_{1}: Y_{1}=$ $\emptyset, Y_{2}=\left\{y_{2}, y_{3}\right\}, Y_{3}=\left\{y_{3}\right\}, Y_{4}=\left\{y_{2}, y_{4}\right\}$. So, there is $Q=4$. It gives $R_{Q}=2$ and $Z=\left\{z_{1}, z_{2}\right\}$.

The COF $Y_{1}$ corresponds to the class $B_{1}$. The collections $Y_{2}$ and $Y_{3}$ determine the class $B_{2}$. But the $\operatorname{COF} Y_{4}$ determines two classes, $B_{2}$ and $B_{3}$. It means that it is necessary to have some identifiers to distinguish the classes $B_{2}$ and $B_{3}$ for the $\operatorname{COF} Y_{4}$. In the discussed case, it is enough two identifiers ( $I_{1}$ and $I_{2}$ ) to distinguish the classes. Let the pair $\left\langle Y_{4}, I_{2}\right\rangle$ determine the class $B_{2}$, whereas $\left\langle Y_{4}, I_{2}\right\rangle$ the class $B_{3}$.

In common case, it is enough $K$ identifiers forming the set $I D=\left\{I_{1}, \ldots, I_{K}\right\}$. Let us encode them using $R_{K}$ variables where

$$
\begin{equation*}
R_{K}=\left\lceil\log _{2} K\right\rceil \tag{7}
\end{equation*}
$$

Let us use variables $v_{r}=V$ for encoding of identifiers where $|V|=R_{K}$.
Basing on these preliminaries, we propose the structural diagram of Moore FSM $U_{2}$ (Fig. 2b). In $U_{2}$, the LUTer1 generates functions

$$
\begin{align*}
Z & =Z(\tau, X)  \tag{8}\\
V & =V(\mathcal{T}, X) \tag{9}
\end{align*}
$$

The LUTer2 implements the systems

$$
\begin{gather*}
Y=Y(Z)  \tag{10}\\
\mathcal{T}=\mathcal{T}(Z, V) \tag{11}
\end{gather*}
$$

Our analysis of the library of standard benchmarks [11] shows that the following conditions take places:

$$
\begin{gather*}
R_{Q}<R ;  \tag{12}\\
R_{I}<R ;  \tag{13}\\
H\left(U_{2}\right)<H\left(U_{1}\right) . \tag{14}
\end{gather*}
$$

We use the symbol $H\left(U_{i}\right)$ to denote the number of terms in the system $\Phi$ of $U_{i}(\overline{1,2})$.

Basing on (12)-(14), we can expect that logic circuits obtained for FSM $U_{2}$ consume less

Let us point out that a state of transition $a_{s} \in A$ is represented by a pair $\left\langle Y_{q}, I_{k}\right\rangle$, where $A_{s} \in B_{i}$ and $Y_{q} \subseteq Y$ is generated in the state $a_{s} \in A$. It means that the code $K\left(a_{s}\right)$ is represented as

$$
\begin{equation*}
K\left(a_{s}\right)=K\left(Y_{q}\right) * K\left(I_{k}\right) . \tag{15}
\end{equation*}
$$

In (15), the symbol $K\left(Y_{q}\right)$ stands for the code of COF $Y_{q}$, the symbol $K\left(I_{k}\right)$ for the code of identifier $I_{k} \in I D$. So, the code $K\left(a_{s}\right)$ should be transformed into corresponding codes from (15).

## 4 Proposed design method

In this article, we propose a design method for $U_{2}$. It includes the following steps:

1. Constructing partition $\Pi_{A}$ and collections $Y_{q} \subseteq Y$ for a given STG.
2. Constructing the pairs $\left\langle Y_{q}, I_{k}\right\rangle$ for states $a_{s} \in A$.
3. Encoding of classes $B_{i} \in \Pi_{A}$, collections $Y_{q} \subseteq Y$ and identifiers $I_{k} \in I D$.
4. Transforming initial STG into class transition graph (CTG).
5. Finding systems (8)-(11).
6. Implementing FSM logic circuit using LUTs of a particular FPGA chip.

Let us apply this method for the Moore FSM $S_{1}$. As it is mentioned before, there are the partition $\Pi_{A}=\left\{B_{1}, B_{2}, B_{3}\right\}$ with classes $B_{1}=\left\{a_{1}\right\}, B_{2}=$ $\left\{a_{2}, a_{3}, a_{4}\right\}$ and $B_{3}=\left\{a_{5}\right\}$ and the collections $Y_{1}=\emptyset, Y_{2}=\left\{y_{1}, y_{2}\right\}, Y_{3}=\left\{y_{3}\right\}$ and $Y_{4}=\left\{y_{2}, y_{4}\right\}$. It gives $I=3$ and $Q=4$.

There are the following pairs $\left\langle Y_{q}, I_{k}\right\rangle$ in the discussed case: $\left\langle Y_{1}, \emptyset\right\rangle=a_{1},\left\langle Y_{2}, \emptyset\right\rangle=$ $a_{2},\left\langle Y_{3}, \emptyset\right\rangle=a_{3},\left\langle Y_{4}, I_{1}\right\rangle=a_{4}$ and $\left\langle Y_{4}, I_{2}\right\rangle=a_{5}$. So, there is $K=2$ and $I=\left\{I_{1}, I_{2}\right\}$.

Using (1), (5), (6) and (7), we can find that $R=3, R_{I}=2, R_{Q}=2$ and $R_{K}=1$. Using (15), we can find that the codes $K\left(a_{s}\right)$ should include $R_{Q}+R_{K}=3$ bits. It gives the set $\Phi=\left\{D_{1}, D_{2}, D_{3}\right\}$. Functions $D_{1}, D_{2}$ determine the variables $z_{1}$ and $z_{2}$. Function $D_{3}$ determines the variable $v_{1}$. So, there are the following sets: $Z=\left\{z_{1}, z_{2}\right\}, V=\left\{v_{1}\right\}$ and $\mathcal{T}=\left\{\tau_{1}, \tau_{2}\right\}$.

Let us encode in the trivial way the classes $B_{i} \in \Pi_{A}$, the collections $Y_{q} \subseteq Y$ and identifiers $I_{k} \in I$. It gives the following codes: $K\left(B_{1}\right)=K\left(Y_{1}\right)=00$, $K\left(B_{2}\right)=K\left(Y_{2}\right)=01, K\left(B_{3}\right)=K\left(Y_{3}\right)=10, K\left(Y_{4}\right)=11, K\left(I_{1}\right)=0$ and $K\left(I_{2}\right)=1$.

Using these codes, we can find the codes $K\left(a_{s}\right)$ corresponding to (15). There are the following codes: $K\left(a_{1}\right)=00 *, K\left(a_{2}\right)=01 *, K\left(a_{3}\right)=10 *, K\left(a_{4}\right)=110$ and $K\left(a_{5}\right)=111$. The symbol "*" corresponds to the element $\emptyset$ in the pairs $\left\langle Y_{q}, I_{K}\right\rangle$.

To construct a CTG, let us replace the states $a_{m} \in B_{i}$ by a single vertex $B_{i} \in \Pi_{A}$. In the discussed case, the CTG is shown in Fig. 3.

If some class $B_{i} \in \Pi_{A}$ has more than one state, then these states are shown inside a particular vertex of CTG. We did it for the class $B_{2}$.

There are the following columns in the structure table of $U_{2}: B_{i}, K\left(B_{i}\right), a_{s}$, $K\left(a_{S}\right), X_{h}, \Phi_{h}, h$. This table is constructed on the base of CTG. The column


Fig. 3. Class transition graph for Moore FSM $S_{1}$
Table 1. Structure table of Moore FSM $S_{1}$

| $B_{i}$ | $K\left(B_{i}\right)$ | $a_{s}$ | $K\left(a_{s}\right)$ | $X_{h}$ | $\Phi_{h}$ | $h$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $B_{1}$ | 00 | $a_{3}$ | 100 | $\overline{x_{1}} x_{2}$ | $D_{1}$ | 2 |
|  |  | $a_{2}$ | 010 | $x_{1}$ | $D_{2}$ | 1 |
|  |  | $a_{4}$ | 110 | $\overline{x_{1}} \overline{x_{2}}$ | $D_{1} D_{2}$ | 3 |
|  | $* 1$ | $a_{5}$ | 111 | 1 | $D_{1} D_{2} D_{3}$ | 4 |
| $B_{3}$ |  | $a_{1}$ | 000 | $x_{3}$ | - | 5 |
|  |  | $a_{4}$ | 110 | $\overline{x_{3}}$ | $D_{1} D_{2}$ | 6 |

$K\left(a_{s}\right)$ includes a code of the state of transition (12). The column $X_{h}$ contains an input signal determining a transition from a state $a_{m} \in B_{i}$ into a state $a_{s} \in A$. The column $\Phi_{h}$ contains input memory functions $D_{r} \in \Phi$ equal to 1 to load the codes $K\left(Y_{q}\right)$ and $K\left(I_{K}\right)$ into the distributed state register.

The column $h$ contains the number of transition $\left(h=\overline{1, H\left(U_{2}\right)}\right)$. In the case of $S_{1}$, this table has $H\left(U_{2}\right)=6$ rows (Table 1). We use the combination 11 to optimize the codes of $B_{2}$ and $B_{3}$. We replace all "*" in state codes by zeros.

The ST is used to derive the functions (8) and (9). In the discussed case, there are the following functions:

$$
\begin{align*}
& z_{1}=D 1=\overline{\tau_{1}} \overline{\tau_{2}} \overline{x_{1}} \vee \tau_{2} \vee \tau_{1} \overline{x_{3}} ; \\
& z_{2}=D_{2}=\overline{\tau_{1}} \overline{\tau_{2}} x_{1} \vee \overline{\tau_{1}} \overline{\tau_{2}} \overline{x_{2}} \vee \tau_{2} \vee \tau_{1} \overline{x_{3}} ;  \tag{16}\\
& v_{1}=D_{3}=\tau_{2} .
\end{align*}
$$

To find the functions (10), we should find disjunctions of COF $Y_{q} \subseteq Y$ for each function $y_{n} \in Y$. In the discussed case, there are the following functions:

$$
\begin{align*}
& y_{1}=Y_{2}=\overline{z_{1}} z_{2} ; \\
& y_{2}=Y_{2} \vee Y_{4}=z_{2} ;  \tag{17}\\
& y_{3}=Y_{3}=z_{1} \overline{z_{2}} ; \\
& y_{4}=Y_{4}=z_{1} z_{2} .
\end{align*}
$$

To find the functions (11), we should find disjunctions of state codes $a_{s} \in B_{i}$ for each class $B_{i}: B_{1}=A_{1}, B_{2}=A_{2} \vee A_{3} \vee A_{4}$ and $B_{3}=A_{5}$. It gives the following functions: $B_{1}=\overline{z_{1}} \overline{z_{2}}, B_{2}=\tau_{2}=\overline{z_{1}} z_{2} \vee z_{1} \overline{z_{2}} \vee z_{1} z_{2} v_{1} ; B_{3}=\tau_{1}=z_{1} z_{2} v_{1}$.


Fig. 4. Structural diagram of Moore FSM $U_{3}$

To execute the last step of the proposed design method, such problems should be solved as the mapping, placing and routing [10]. To do it, some industrial packages should be used $[1,21]$. In our research, we use program tools of Xilinx to implement the FSM logic circuits.

## 5 Replacement LUTs by EMBs

It is possible to improve the characteristics of FSM replacing LUTs by embedded memory blocks (EMB) $[5,7,9,15,18-20]$. The EMBs of modern FPGA chips $[2,13]$ have a property of configurability. It means that such parameters as the number of cells and their outputs can be changed. There are the following typical configurations of EMBs: $32 \mathrm{~K} \times 1,16 \mathrm{~K} \times 2,8 \mathrm{~K} \times 4,4 \mathrm{~K} \times 8,2 \mathrm{~K} \times 16,1 \mathrm{~K} \times 32$ and $512 \times 64$ (bits) [2,13]. So, modern EMBs are very flexible and can be tuned to meet a particular design.

It is possible to implement an FSM circuit using only a single EMB [20]. It can be done if the following condition takes place:

$$
\begin{equation*}
(N+R) \cdot 2^{L+R} \leq V_{0} . \tag{18}
\end{equation*}
$$

In (18), the symbol $V_{0}$ stands for the number of cells in the configuration of EMB having $t_{F}=1$ outputs. Of course, the condition (18) has place only for rather simple FSMs.

To improve the characteristics of $U_{1}$, we propose to replace the LUTer2 by EMBer. The symbol EMBer stands for the circuit implemented with EMBs. Such a replacement leads to the FSM $U_{3}$ (Fig. 4).

In this FSM, the EMBer implements the systems (10) and (11). Our analysis of the library [11] shows that the following condition takes place for all standard benchmarks [11]:

$$
\begin{equation*}
2^{R_{Q}+R_{K}}\left(N+R_{I}\right) \leq V_{0} \tag{19}
\end{equation*}
$$

It means that only a single EMB is enough for implementing FSM circuits based on the model $U_{3}$. This model can be used till the following condition takes place:

$$
\begin{equation*}
S_{A} \geq R_{Q}+R_{K} \tag{20}
\end{equation*}
$$

Table 2. Table of EMBer of Moore FSM $S_{1}$

| $K\left(Y_{q}\right)$ | $K\left(I_{K}\right)$ | Y | $\mathcal{T}$ | $h$ | $a_{m}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $z_{1} z_{2}$ | $v_{1}$ | $y_{1} y_{2} y_{3} y_{4}$ | $\tau_{1} \tau_{2}$ |  |  |
| 00 | 0 | 0000 | 00 | 1 | $a_{1}$ |
| 00 | 1 | $* * * *$ | $* *$ | 2 | $*$ |
| 01 | 0 | 1100 | 01 | 3 | $a_{2}$ |
| 01 | 1 | $* * * *$ | $* *$ | 4 | $*$ |
| 10 | 0 | $001 *$ | 01 | 5 | $a_{3}$ |
| 10 | 1 | $* * * *$ | $* *$ | 6 | $*$ |
| 11 | 0 | 0001 | 01 | 7 | $a_{4}$ |
| 11 | 1 | 0001 | 10 | 8 | $a_{5}$ |

In (20), the symbol $S_{A}$ stands for the number of address bits for some configuration of EMB.

There are the same steps $1-5$ in design methods for $U_{2}$ and $U_{3}$. But there is a difference in the executing the step 6 . In the case of $U_{2}$ it is necessary to construct the table of EMBer. It includes the following columns: $K\left(Y_{q}\right), K\left(I_{K}\right)$, $Y, \mathcal{T}, h$. The first two columns determine an address of a memory cell. The table includes $H_{E}$ lines where

$$
\begin{equation*}
H_{E}=2^{R_{Q}+R_{K}} \tag{21}
\end{equation*}
$$

In the discussed case, there is $R_{Q}=2$ and $R_{K}=1$. So, there is $H_{E}=8$. Table 2 represents the table of EMBer for Moore FSM $S_{1}$.

We added the column $a_{m}$ in Table 2 to show the correspondence among the pairs $\left\langle Y_{q}, I_{K}\right\rangle$ and states $a_{m} \in A$. If a pair $\left\langle K\left(Y_{q}\right), K\left(I_{K}\right)\right\rangle$ does not correspond to any state, then there are asterisks in the corresponding lines of Table 2. If a state $a_{m} \in B_{i}$, then the corresponding line includes the code of this class. For example, there is the relation $a_{2}, a_{3}, a_{4} \in B_{2}$, so there is the code 01 in the lines 3,5 and 7 of Table 2.

Let us point out that the structure table of Moore FSM $S_{1}$ in the case of $U_{3}$ is the same as for $U_{2}$ (Table 1). It means that systems (8)-(9) are represented as the system (16) for both models $U_{2}$ and $U_{3}$ of FSM $S_{1}$.

## 6 Results of investigations

We use the standard benchmarks [11] to investigate efficiency of proposed method. The library LGSynth93 includes 48 finite-state machines represented in the KISS2 format.

To use the benchmarks, we worked out the CAD tool named K2F. It translates the KISS2 file into VHDL model of the Moore FSM. We use Active-HDL environment to synthesize and simulate the FSM. To implement the FSM circuits, we use Xilinx ISE 14.1 package. We choose the FPGA device XC5vex30ff324 by

Table 3. Results of investigation for FSM $U_{2}$

| BM | $U_{1}$ auto $U_{1}$ compact JEDI DEMAIN | $U_{2}$ |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| cse | 74 | 72 | 57 | 63 | 42 |
| dk16 | 72 | 59 | 49 | 67 | 36 |
| ex1 | 96 | 111 | 90 | 86 | 56 |
| keyb | 84 | 98 | 70 | 74 | 52 |
| kirkman | 77 | 85 | 68 | 70 | 50 |
| planet | 152 | 208 | 145 | 154 | 105 |
| S1488 | 210 | 212 | 183 | 185 | 134 |
| S298 | 542 | 495 | 443 | 465 | 315 |
| scf | 269 | 303 | 232 | 260 | 174 |
| styr | 178 | 191 | 156 | 158 | 114 |
| Total | 1754 | 1834 | 1482 | 1582 | 1078 |
| Percentage | $163 \%$ | $170 \%$ | $137 \%$ | $147 \%$ | $100 \%$ |

Virtex-5 of Xilinx as a target platform. Some results of investigations are shown in Table 3.

There are the numbers of LUTs necessary for implementing logic circuits of different FSMs for given benchmarks in Table 3. There is the name of a benchmark in the column BM. The following methods were taken for comparison with $\left.U_{2}: 1\right)$ FSM $U_{1}$ designed with method "Auto" of ISE 14.1; 2) FSM $U_{1}$ designed with method "Compact" of ISE 14.1; 3) Moore FSM used the state assignment by JEDI from SIS [17]; 4) Moore FSM designed by DEMAIN [13].

We show the most complex benchmarks from [11] into Table 3. As follows from Table 3, the FSM $U_{2}$ always produces the best results. The row "Total" gives the overall numbers of LUTs for all benchmarks (for the given design method). The row "Percentage" shows the percentage of the total number of LUTs regarding the FSM $U_{2}$. We have taken the total number of LUTs for $U_{2}$ as $100 \%$.

Our approach gives better results for $60 \%$ of all benchmarks from [11]. If an FSM has less than 20 states, then better results belong to JEDI. Our methods produces better results because: 1) we take into account the existence of PES and 2) we encode the collections of output functions. The JEDI uses PES but there is no encoding of COF for this method. Also, the JEDI uses state variables $T_{r} \in T$ for representing classes of PES. We use some additional variables $\tau_{r} \in \mathcal{T}$. Due to these two features, our method produces better circuits than JEDI (and all other methods from Table 3).

We also investigated the efficiency of the model $U_{3}$. The same FSMs were taken for comparison with $U_{3}$ as it was for the case of $U_{2}$. The results of investigations for FSM $U_{3}$ are shown in Table 4.

Table 4. Results of investigation for FSM $U_{3}$

| BM | $U_{1}$ auto $U_{1}$ | compact JEDI DEMAIN | $U_{3}$ |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| cse | 64 | 62 | 47 | 53 | 32 |
| dk16 | 65 | 52 | 42 | 60 | 29 |
| ex1 | 84 | 99 | 78 | 74 | 44 |
| keyb | 73 | 87 | 59 | 63 | 41 |
| kirkman | 68 | 76 | 59 | 61 | 41 |
| planet | 128 | 185 | 122 | 131 | 82 |
| S1488 | 184 | 186 | 157 | 159 | 108 |
| S298 | 529 | 482 | 430 | 452 | 302 |
| scf | 241 | 275 | 204 | 232 | 146 |
| styr | 164 | 177 | 142 | 144 | 100 |
| Total | 1601 | 1681 | 1329 | 1429 | 925 |
| Percentage | $173 \%$ | $182 \%$ | $144 \%$ | $154 \%$ | $100 \%$ |

Our analysis of the library [16] shows that it is enough a single EMB to implement output functions in the cases of $U_{1}$ auto, $U_{1}$ compact, JEDI and DEMAIN. The same is true for the case of $U_{3}$. So, there are only numbers of LUTs shown in Table 4.

As follows from Table 4, our approach gives better results for all complex benchmarks from [16]. The reasons for it are stated during the analysis of Table 3. But if EMBs are used, then there is a gain exceeds the gain for the case of LUTbased FSMs. It follows from comparison the rows "Percentage" from Tables 3 and 4.

To explain this conclusion, let us construct a table with comparison of numbers of LUTs necessary in the case of LUT-based and EMB-based FSMs. It is Table 5. There is a ratio of numbers of LUTs for corresponding cells of Table 3 and Table 4.

In all cases, practically the same number of LUTs is replaced by a single EMB. It is equal to $N$ for $U_{1}$ auto, $U_{1}$ compact, JEDI and DEMAIN. It is equal to $N+R_{I}$ for $U_{2}$ and $U_{3}$. So, the less number of LUTs in LUTer1 (or LUTer), the better results can be obtained due to replacement LUTer2 by EMBer. For example, in the case of $U_{1}$ auto saving is equal to $12 \%$. But transition from $U_{2}$ to $U_{3}$ saves in average $22 \%$ of LUTs (see the last column of Table 4).

## 7 Conclusion

The proposed method is based on representing state codes as concatenations of class codes and codes of collections of output functions. It targets LUT-based FSM circuits. Our investigation shows that the method produces FSM circuits having fewer LUTs than the methods used by SIS, DEMAIN and ISE 14.1. The

Table 5. Relations between Tables 3 and 4

| BM | $U_{1}$ auto $U_{1}$ | compact JEDI | DEMAIN | $U_{2} / U_{3}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| cse | 1,16 | 1,16 | 1,21 | 1,19 | 1,31 |
| dk16 | 1,11 | 1,13 | 1,16 | 1,12 | 1,24 |
| ex1 | 1,14 | 1,12 | 1,15 | 1,16 | 1,27 |
| keyb | 1,15 | 1,13 | 1,19 | 1,17 | 1,27 |
| kirkman | 1,13 | 1,12 | 1,15 | 1,15 | 1,22 |
| planet | 1,18 | 1,12 | 1,19 | 1,17 | 1,28 |
| S1488 | 1,14 | 1,15 | 1,17 | 1,16 | 1,24 |
| S298 | 1,02 | 1,03 | 1,03 | 1,03 | 1,04 |
| scf | 1,11 | 1,10 | 1,14 | 1,12 | 1,21 |
| styr | 1,09 | 1,08 | 1,10 | 1,10 | 1,14 |
| Total | 11,23 | 11,14 | 11,49 | 11,37 | 12,22 |
| Average | 1,12 | 1,11 | 1,15 | 1,14 | 1,22 |

method could be applied for rather complex Moore FSMs having more than 20 states.

The future direction of our research is the development of a method for encoding of collections of output functions. It is necessary if the following condition is violated:

$$
\begin{equation*}
R_{Q}>S \tag{22}
\end{equation*}
$$

The method should diminish the number of arguments in Boolean function (8). It allows hardware reduction in the circuit of block LUTer2.

## References

1. Altera: http://www. altera.com, accessed: January, 2016
2. Baranov, S.: Logic Synthesis of Control Automata. Kluwer Academic Publishers (1994)
3. Barkalov, A., Titarenko, L.: Logic Synthesis for FSM-Based Control Units. Springer-Verlag, Berlin (2009)
4. Barkalov, A., Titarenko, L., Barkalov Jr., A.: Structural decomposition as a tool for the optimization of an FPGA-based implementation of a mealy FSM. Cybernetics and Systems Analysis 48(2), 313-322 (2012)
5. Barkalov, A., Titarenko, L., Kołopieńczyk, M.: EMB-based design of Mealy FSM. In: 12th IFAC Conference on Programmable Devices and Embedded Systems. pp. 215-220. Velké Karlovice, Czechy (2013)
6. Barkalov, A., Titarenko, L., Kołopieńczyk, M., Mielcarek, K., Bazydło, G.: Logic synthesis for FPGA-based Finite State Machines, Studies in Systems, Decision and Control, vol. 38. Springer International Publishing, Cham Heidelberg (2015), http://link.springer.com/book/10.1007/978-3-319-24202-6
7. Cong, J., Yan, K.: Synthesis for FPGAs with embedded memory blocks. In: Proceedings of the 2000 ACM / SIGDA 8th International Symposium on FPGAs. pp. 75-82 (2000)
8. Czerwinski, R., Kania, D.: Area and speed oriented synthesis of FSMs for PALbased CPLDs. Microprocessors \& Microsystems 36(1), 45-61 (Feb 2012), http: //dx.doi.org/10.1016/j.micpro.2011.06.004
9. Garcia-Vargas, I., Senhadji-Navarro, R., Jiménez-Moreno, G., Civit-Balcells, A., Guerra-Gutierrez, P.: ROM-based finite state machine implementation in low cost FPGAs. In: IEEE International Symposium on Industrial Electronics ISIE 2007. pp. 2342-2347. IEEE (2007)
10. Grout, I.: Digital systems design with FPGAs and CPLDs. Elsevier Science, Oxford (2008)
11. LGSynth93: International Workshop on logic synthesis benchmark suite (LGSynth93). TAR, Benchmarks test, Available at http://www.cbl.ncsu.edu: 16080/benchmarks/LGSynth93/LGSynth93.tar (1993)
12. Micheli, G.D.: Synthesis and Optimization of Digital Circuits. McGraw-Hill (1994)
13. Nowicka, M., Łuba, T., Rawski, M.: FPGA-based decomposition of boolean functions. algorithms and implementation. In: Proc. of Sixth International Conference on Advanced Computer Systems. pp. 502-509 (1999)
14. Rawski, M., Selvaraj, H., Łuba, T.: An application of functional decomposition in ROM-based FSM implementation in FPGA devices. Journal of System Architecture 51(6-7), 423-434 (2005)
15. Rawski, M., Tomaszewicz, P., Borowski, G., Łuba, T.: Logic Synthesis Method of Digital Circuits Designed for Implementation with Embedded Memory Blocks on FPGAs. In: Adamski, M., Barkalov, A., Węgrzyn, M. (eds.) Design of Digital Systems and Devices. LNEE 79, pp. 121-144. Springer-Verlag, Berlin (2011)
16. Scholl, C.: Functional Decomposition with Application to FPGA Synthesis. Kluwer Academic Publishers, Boston (2001)
17. Sentowich, E., Singh, K., L.Lavango, Moon, C., Murgai, R., Saldanha, A., Savoj, H., P, P.S., Bryton, R., Sangiovanni-Vincentelli, A.: SIS: a system for sequential circuit synthesis. Tech. rep., University of California, Berkely (1992)
18. Sklyarov, V.: Synthesis and implementation of RAM-based finite state machines in FPGAs. In: Proceedings of Field-Programmable Logic and Applications: The Roadmap to Reconfigurable Computing. pp. 718-728. Springer-Verlag, Villach (2000)
19. Sutter, G., Todorovich, E., López-Buedo, S., Boemo, E.: Low-power FSMs in FPGA: Encoding alternatives. In: Integrated Circuit Design. Power and Timing Modeling, Optimization and Simulation, pp. 363-370. Springer-Verlag (2002)
20. Tiwari, A., Tomko, K.: Saving power by mapping finite-state machines into Embedded Memory Blocks in FPGAs. In: Proceedings of the conference on Design, Automation and Test in Europe - Volume 2. pp. 916-921. IEEE Computer Society (2004)
21. Xilinx: http://www.xilinx.com, accessed: January, 2016
