# Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting 

Valery Salauyou

## - To cite this version:

Valery Salauyou. Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting. 15th IFIP International Conference on Computer Information Systems and Industrial Management (CISIM), Sep 2016, Vilnius, Lithuania. pp.741-751, 10.1007/978-3-319-45378-1_64 . hal-01637501

HAL Id: hal-01637501
https://inria.hal.science/hal-01637501
Submitted on 17 Nov 2017

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. publics ou privés.

Distributed under a Creative Commons Attribution 4.0 International License

# Synthesis of High-Speed Finite State Machines in FPGAs by State Splitting 

Valery Salauyou<br>Faculty of Computer Science, Bialystok University of Technology, Bialystok, Poland

valsol@mail.ru


#### Abstract

A synthesis method of high-speed finite state machines (FSMs) in field programmable gate arrays (FPGAs) based on LUT (Look Up Table) by internal state splitting is offered. The method can be easily included in designing the flow of digital systems in FPGA. Estimations of the number of LUT levels are presented for an implementation of FSM transition functions in the case of sequential and parallel decomposition. Split algorithms of FSM internal states for the synthesis of high-speed FSMs are described. The experimental results showed a high efficiency of the offered method. FSM performance increases by 1.52 times on occasion. In conclusion, the experimental results were considered, and prospective directions for designing high-speed FSMs are specified.


Keywords: synthesis, finite state machine, high-speed, high performance, state splitting, field programmable gate array, look up table

## 1 Introduction

Large-size functional blocks and nodes of a digital system and also the digital system itself, as a rule, include a control device or a controller. The speed of a digital system and functional blocks depends directly on the speed of their control devices. The mathematical model for the majority of control devices and controllers is a finite state machine (FSM). Because of this, the synthesis methods of high-speed FSMs are necessary for designing high-performance digital systems. Note that an implementation cost can be ignored in the synthesis of high-speed FSMs, because an FSM area takes a small part compared with other system components (for example, memory or transceivers).

Now, programmable logic devices (PLDs) are widely used for designing digital systems. Two types of PLD architectures are widely used: on the basis of two programmed matrixes (AND and OR), and on the basis of functional generators, an LUT (Look Up Table). The first PLD type is called Complex Programmable Logic Devices (CPLDs), and the second PLD type is called Field Programmable Gate Arrays (FPGAs). It is possible to represent an FPGA structure as a great quantity of LUTs united by interconnections. Every LUT allows realizing any Boolean function from a
small number of arguments (as a rule, from 4 to 6). The methods of FSM synthesis on CPLD have been considered in [1]

Many authors considered the synthesis problem of high-speed FSMs on PLD. Their methods were characterized by a large variety of approaches to deciding on a given task. In [2], a technique for improving the performance of a synchronous circuit configured as an FPGA-based look-up table without changing the initial circuit configuration is presented. Only the register location is altered. This improves clock speed and data throughput at the expense of latency. In [3], the methods and tools for state encoding and combinational synthesis of sequential circuits based on new criteria of information flow optimization are considered. In [4], the timing optimization technique for a complex FSM that consists of not only random logic but also data operators is proposed. The technique, based on the concept of a catalyst, adds a functionally redundant block (which includes a piece of combinational logic and several other registers) to the circuits under consideration so that the timing critical paths are divided into stages. In [5, 6], the styles of FSMs description in VHDL language and known methods of state assignment for the implementation of FSMs are researched. In [7], evolutionary methods are applied to the synthesis of FSMs. At the first stage, the task of state assignment by means of genetic algorithms is resolved. Then evolutionary algorithms are applied to the minimization of chip area and time delay of FSM output signals. In [8], the task of state assignment and optimization of the combinational circuit at implementation of highspeed FSMs in CPLD is considered. In [9], a novel architecture that is specifically optimized for implementing reconfigurable FSMs, Transition-based Reconfigurable FSM (TR-FSM), is presented. The architecture shows a considerable reduction in area, delay, and power consumption compared to FPGA architectures. In [10], a new model of the automatic machine named the virtual finite state machine (Finite Virtual State Machine - FVSM) is offered. For implementation of the FVSM, architecture based on storage and a technique of FVSM generation from traditional FSMs is offered. FVSM implemented on new architecture have an advantage on high-speed performance compared with traditional implementation of FSMs on storage RAM. In [11], an implementation of FSMs in FPGA with the use of integral units of storage ROM is considered. Two pieces of FSMs architecture with multiplexers on inputs of ROM blocks which allow reducing the area and increasing high-speed FSM performance are offered. In [12], the reduction task of arguments of transition functions by state splitting is considered; this allows reducing an area and time delay in the implementation of FSMs on FPGA.

This paper also uses splitting of FSM states, but the purpose of splitting is an increase of FSMs performance in LUT-based FPGA. Splitting of FSM states belongs to operations of equivalent conversions of an FSM and does not change the algorithm of its functioning. During splitting of FSM states, the machine type (Mealy or Moore) is saved, the general structure of the FSM does not change, and embedded memory blocks of FPGAs are not used. In the course of state splitting, the hierarchy of state names is saved, which simplifies the analysis and debugging of the project. Because of this, the offered synthesis method of high-speed FSMs in FPGA is aimed at practical usage and can be easily included in the general flow of digital system design.

This paper is organized as follows. Section 2 describes estimations of the number of LUT levels in the implementation of FSM transition functions in the case of se-
quential and parallel decomposition. Section 3 considers the synthesis method of high-speed FSMs, which includes two algorithms: a general algorithm and an algorithm for the decomposition of the concrete state. A detailed example shows the method. The experimental results are reported in Section 4. The paper concludes with a summary in Section 5.

## 2 Estimations for the number of LUT levels for transition functions

Let $A=\left\{a_{1}, \ldots, a_{M}\right\}$ be the set of internal states, $X=\left\{x_{1}, \ldots, x_{L}\right\}$ be the set of input variables, $Y=\left\{y_{1}, \ldots, y_{N}\right\}$ the set of output variables, and $D=\left\{d_{1}, \ldots, d_{R}\right\}$ the set of transition functions of an FSM.

A one-hot state assignment is traditionally used for the synthesis of high-speed FSMs in FPGAs. Thus, each internal state $a_{i}\left(a_{i} \in A\right)$ corresponds to a separate flipflop of FSM's memory. A setting of this flip-flop in 1 signifies that the FSM is in the given state. The data input of each flip-flop is controlled by the transition function $d_{i}$, $d_{i} \in D$, i.e. any internal state $a_{i}\left(a_{i} \in A\right)$ of the FSM corresponds with its own transition function $d_{i}, i=\overline{1, M}$.

Let $X\left(a_{m}, a_{i}\right)$ be the set of FSM input variables, whose values initiate the transition from state $a_{m}$ to state $a_{i}\left(a_{m}, a_{i} \in A\right)$. To implement some transition from state $a_{m}$ to state $a_{i}$, it is necessary to check the value of the flip-flop output for the active state $a_{m}$ (one bit) and the input variable values of the $X\left(a_{m}, a_{i}\right)$ set, which initiates the given transition. To implement the transition function $d_{i}$, it is necessary to check the values of the flip-flop outputs for all states, such that transitions from which lead to state $a_{i}$, i.e. $\left|B\left(a_{i}\right)\right|$ values, where $B\left(a_{i}\right)$ is the set of states from which transitions terminate in state $a_{i}$, where $|A|$ is the cardinality of set A. Besides, it is necessary to check the values of all input variables, which initiate transitions to state $a_{i}$, i.e. $\left|X\left(a_{i}\right)\right|$ values, where $X\left(a_{i}\right)$ is the set of input variables, whose values initiate transitions to state $a_{i}$, $X\left(a_{i}\right)=\bigcup_{a_{m} \in B\left(a_{i}\right)} X\left(a_{m}, a_{i}\right)$.

Let $r_{i}$ be a rank of the transition function $d_{i}$, where

$$
\begin{equation*}
r_{i}=\left|B\left(a_{i}\right)\right|+\left|X\left(a_{i}\right)\right| . \tag{1}
\end{equation*}
$$

Let n be the number of inputs of LUTs. If the rank $r_{i}$ for transition function $d_{i}(i$ $=\overline{1, M}$ ) exceeds n , there is a necessity to decompose the transition function $d_{i}$ and its implementation on several LUTs.

Note that by splitting internal states it is impossible to lower the rank of the transition functions below the value

$$
\begin{equation*}
r^{*}=\max \left(\left|X\left(a_{m}, a_{s}\right)\right|\right)+1, m, s=\overline{1, M} . \tag{2}
\end{equation*}
$$

In this method, the value $r^{*}$ is used as an upper boundary of the ranks of the transition functions in splitting the FSM states.

It is well-known that there are two basic approaches to the decomposition of Boolean functions: sequential and parallel. In the case of sequential decomposition, all the LUTs are sequentially connected in a chain (fig. 1).


Fig. 1. Sequential decomposition of Boolean function
The $n$ arguments of function $d_{i}$ arrive on inputs of the first LUT, and the ( $n-1$ ) arguments arrive on inputs of all remaining LUTs. So the number $l_{i}^{s}$ of the LUT's levels (in the case a sequential decomposition of the transition function $d_{i}$ having the rank $r_{i}$ ) is defined by the expression:

$$
\begin{equation*}
l_{i}^{s}=\operatorname{int}\left(\frac{r_{i}-n}{n-1}\right)+1 \tag{3}
\end{equation*}
$$

where $\operatorname{int}(A)$ is the least integer number more or equal to $A$.
In the case of parallel decomposition, the LUTs incorporate in the form of a hierarchical tree structure (fig. 2).


Fig. 2. Parallel decomposition of Boolean function

The values of the function arguments arrive on LUTs inputs of the first level, and the values of the intermediate functions arrive on LUTs inputs of all next levels. So the number of LUT's levels (in the case parallel decomposition the transition function $d_{i}$ having the rank $r_{i}$ ) is defined by the following expression:

$$
\begin{equation*}
l_{i}^{p}=\operatorname{int}\left(\log _{n} r_{i}\right) \tag{4}
\end{equation*}
$$

It is difficult to predict what type of decomposition (sequential or parallel) is used by a concrete synthesizer. The preliminary research showed that, for example, the Quartus II design tool from Altera simultaneously uses both sequential and parallel decomposition. The number $l_{i}$ levels of LUTs in the implementation on FPGA transition function $d_{i}$ with the rank $r_{i}$ can be between values $l_{i}^{s}$ and $l_{i}^{p}, i=\overline{1, M}$.

Let $k$ be an integer coefficient $(k \in[0,10])$ that allows adapting the offered algorithm in defining the number of LUT's levels for the specific synthesizer. In this case the number $l_{i}$ of LUT's levels for the implementation of the transition function $d_{i}$ having the rank $r_{i}$ will be defined by following expression:

$$
\begin{equation*}
l_{i}=\operatorname{int}\left(\frac{10-k}{10} l_{i}^{p}+\frac{k}{10} l_{i}^{s}\right) \tag{5}
\end{equation*}
$$

The specific value of coefficient $k$ depends on the architecture of the FPGA and the used synthesizer.

The following problem is the answer to the question: when is it necessary to stop splitting the FSM states? The matter is that in splitting state $a_{i}(i=\overline{1, M})$, except for the increase of the number M of the FSM states, the number of transitions in the states of set $A\left(a_{i}\right)$ is also increased, where $A\left(a_{i}\right)$ is the set of states in which the transitions from state $a_{i}$ terminate. When splitting state $a_{i}$, the cardinalities of sets $B\left(a_{m}\right)\left(a_{m} \in A\left(a_{i}\right)\right)$ are increased for the states of set $A\left(a_{i}\right)$. Therefore, according to (1) for the states of set $A\left(a_{i}\right)$ the ranks of the transition functions grow, which can lead to an increase of the values and $l_{i}^{s}, l_{i}^{p}$, and $l_{i}$.

In this algorithm, the process of state splitting is finished, when the following condition is met:

$$
\begin{equation*}
l_{\max } \leq \operatorname{int}\left(l_{\text {mid }}\right), \tag{6}
\end{equation*}
$$

where $l_{\text {max }}$ is the number of LUT levels, which is necessary for the implementation of the most "bad" function having the maximum rank; $l_{\text {mid }}$ is the arithmetic mean value of the number of LUT levels for all transition functions. Note that in the process of splitting the FSM internal states, the value $l_{\text {mid }}$ will increase and the value $l_{\text {max }}$ will decrease, therefore the algorithm execution always comes to an end.

## 3 Method for high-speed FSM synthesis

According to the above discussion, the algorithm of state splitting for high-speed FSM synthesis is described as follows.

Algorithm 1.

1. The coefficient $k(k \in[0,10])$ is determined, which reflects the method used by the synthesis tool for the decomposition of Boolean functions.
2. According to (1) ranks $r_{i}(i=\overline{1, M})$ for all FSM transition functions are defined.
3. On the basis of (3), (4), and (5), for each transition function $d_{i}$ the number $l_{i}$ of LUT levels is defined.
4. The values $l_{\max }$ and $l_{\text {mid }}$ are determined. If condition (6) is met, then go to step 7 , otherwise go to step 5 .
5. The state $a_{i}$, for which $r_{i}=\max$, is selected. If there are several such states, from them the state for which $\left|A\left(a_{i}\right)\right|=\mathrm{min}$ is selected.
6. The state $a_{i}$ (which was selected in step 5) is split by means of algorithm 2 on the minimum number $H$ of states $a_{i_{-} 1}, \ldots, a_{i_{-} H}$ so that for each state $a_{i_{-} h}(h=\overline{1, H})$ was fulfilled $r_{i_{-} h} \leq r^{*}$, where $r^{*}$ is defined according to (2); go to step 2 .
7. End.

Further synthesis of the FSM is performed using traditional techniques, for example, automatically by means of using a design tool synthesizer. For this purpose, it is enough to describe the FSM received after splitting internal states in one of the design languages (Verilog or VHDL). The value of coefficient $k$ (step 1 of algorithm 1) is defined empirically by means of synthesis of the test examples in the used design tool.

For splitting some $a_{i}$ state, $i=\overline{1, M}$, which is executed in step 6 of algorithm 1 , Boolean matrix $W$ is constructed as follows. Let $C\left(a_{i}\right)$ be the set of transitions to state $a_{i}$. Rows of matrix $W$ correspond to the elements of set $C\left(a_{i}\right)$. Columns of matrix $W$ are divided on two parts according to types of arguments of transition function $d_{i}$. The first part of matrix $W$ columns correspond to set $B\left(a_{i}\right)$ of FSM states, the transitions from which terminate in state $a_{i}$, and the second part of matrix W columns correspond to set $X\left(a_{i}\right)$ of input variables, whose values initiate the transitions in state $a_{i}$. A one is put at the intersection of row $t\left(t=\overline{1, T}, T=\left|C\left(a_{i}\right)\right|\right)$ and column $j$ of the first part of matrix W if the transition $c_{t}\left(c_{t} \in C\left(a_{i}\right)\right)$ is executed from state $a_{j}\left(a_{j} \in B\left(a_{i}\right)\right)$. A one is put at the intersection of row $t$ and column $j$ of the second part of matrix $W$ if input variable $x_{j}\left(x_{j} \in X\left(a_{i}\right)\right)$ accepts a significant value (0 or 1) on transition $c_{t}\left(c_{t} \in C\left(a_{i}\right)\right)$. Now the task is reduced to a partition of matrix $W$ on a minimum number $H$ of row minors $W_{1}, \ldots, W_{H}$ so that the number of columns, which contain ones in each minor $W_{h}(h=\overline{1, H})$, do not exceed value $\mathrm{r}^{*}$ defined according to (2). The rows of each minor $W_{h}$ will define transitions in state $a_{i-h}(h=\overline{1, H})$.

Let $w_{t}$ be some row of matrix $W$. For finding the row partition of matrix $W$ on a minimum number $H$ of row minors $W_{1}, \ldots, W_{H}$, the following algorithm can be used.

Algorithm 2.

1. Put $h:=0$.
2. Put $h:=h+1$. A formation of minor $W_{h}$ begins. The row $w_{t}$, which has the maximum number of ones, is selected in minor $W_{h}$ as a reference row. The row $w_{t}$ is included in minor $W_{H}$ and the row $w_{t}$ is eliminated from further reviewing, put $W_{h}:=$ $\left\{w_{t}\right\}, W:=W\left\{w_{t}\right\}$.
3. The rows are added in minor $W_{h}$. For this purpose, among rows of matrix $W$, the row $w_{t}$ is selected, for which the next inequality is satisfied $\left|W_{h} \cup\left\{w_{t}\right\}\right| \leq r^{*}$, where $\left|W_{h} \cup\left\{w_{t}\right\}\right|$ is the total number of ones in the columns of minor $W_{h}$ and the row $w_{t}$ after their joining on OR. If such rows can be selected from several among them, row $w_{t}$ is selected, which has the maximum number of common ones with minor $W_{h}$, i.e. $\left|W_{h} \cap\left\{w_{t}\right\}\right|=\max$. The row $w_{t}$ is included in minor $W_{h}$ and row $w_{t}$ is eliminated from further reviewing, put $W_{h}:=W_{h} \cup\left\{w_{t}\right\}, W:=W\left\{w_{t}\right\}$.
Step 3 repeats until at least a single row can be included in minor $W_{h}$.
4. If in matrix $W$ all the rows are distributed between the minors, then go to step 5 , otherwise go to step 2.
5. End.

We show the operation of the offered synthesis method in the example. It is necessary to synthesize the high-speed FSM whose state diagram is shown in fig. 3.


Fig. 3. State diagram of the initial FSM
This FSM represents the machine Moore, which has 6 states $a_{1}, \ldots, a_{6}, 10$ input variables $x_{1}, \ldots, x_{10}$, and one output variable $y$. The transitions from states $a_{3}, a_{4}$, and $a_{5}$ are unconditional, therefore the logical value 1 is written on these transitions as a transition condition. The values of sets $B\left(a_{i}\right)$ and $X\left(a_{i}\right)$, and also ranks $r_{i}$ of the transition
functions for the initial FSM are presented in Table 1, where $\varnothing$ is an empty set. Since for this example we have $\max \left(\left|X\left(a_{m}, a_{s}\right)\right|\right)=5$, then (according to (2)) the value $r^{*}=6$. It is necessary to construct the FSM on FPGA with 6 -input LUT, i.e. we have $n=6$.

Table 1. Values of $\mathrm{B}\left(\mathrm{a}_{\mathrm{i}}\right), \mathrm{X}\left(\mathrm{a}_{\mathrm{i}}\right), \mathrm{r}_{\mathrm{i}}, l_{i}^{s}$, and $l_{i}^{p}$ for the initial FSM

| State | $\mathrm{B}\left(\mathrm{a}_{\mathrm{i}}\right)$ | $\mathrm{X}\left(\mathrm{a}_{\mathrm{i}}\right)$ | $\mathrm{r}_{\mathrm{i}}$ | $l_{i}^{s}$ | $l_{i}^{p}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{a}_{1}$ | $\left\{\mathrm{a}_{6}\right\}$ | $\left\{\mathrm{x}_{6}, \mathrm{x}_{7}, \mathrm{x}_{8}, \mathrm{x}_{9}, \mathrm{x}_{10}\right\}$ | 6 | 1 | 1 |
| $\mathrm{a}_{2}$ | $\left\{\mathrm{a}_{1}, \mathrm{a}_{6}\right\}$ | $\left\{\mathrm{x}_{1}, \mathrm{x}_{2}, \mathrm{x}_{3}, \mathrm{x}_{4}, \mathrm{x}_{5}, \mathrm{x}_{6}, \mathrm{x}_{7}, \mathrm{x}_{8}, \mathrm{x}_{9}, \mathrm{x}_{10}\right\}$ | 12 | 3 | 2 |
| $\mathrm{a}_{3}$ | $\left\{\mathrm{a}_{1}\right\}$ | $\left\{\mathrm{x}_{1}, \mathrm{x}_{2}, \mathrm{x}_{3}, \mathrm{x}_{4}, \mathrm{x}_{5}\right\}$ | 6 | 1 | 1 |
| $\mathrm{a}_{4}$ | $\left\{\mathrm{a}_{2}, \mathrm{a}_{3}\right\}$ | $\left\{\mathrm{x}_{1}\right\}$ | 3 | 1 | 1 |
| $\mathrm{a}_{5}$ | $\left\{\mathrm{a}_{2}, \mathrm{a}_{4}\right\}$ | $\left\{\mathrm{x}_{1}\right\}$ | 3 | 1 | 1 |
| $\mathrm{a}_{6}$ | $\left\{\mathrm{a}_{5}\right\}$ | $\varnothing$ | 1 | 1 | 1 |

According to (3) and (4), the values $l_{i}^{s}$ and $l_{i}^{p}$ are defined for each state (they are presented in the appropriate columns of Table 1). We do not know how the compiler performs a decomposition of Boolean functions, therefore we assume the sequential decomposition (a worst variant) and the value of coefficient $k$ in expression (5) is equal to 10 , i.e. we have $k=10$. As a result, the number of LUT levels (which are necessary for the implementation of each transition function) is defined by the value $l_{i}$ $=l_{i}^{s}$. Thus, for our example we have $\operatorname{int}\left(l_{\text {mid }}\right)=\operatorname{int}(8 / 6)=2$. In other words, splitting FSM internal states stops as soon as each transition function can be implemented in two levels of LUTs.

For this example, we have $l_{\max }=l_{2}^{s}=3$, i.e. the condition (9) does not meet for state $a_{2}$, since $l_{\max }=l_{2}^{s}=3>\operatorname{int}\left(l_{\text {mid }}\right)=2$. For this reason, state $a_{2}$ is split by means of algorithm 2. Matrix $W$ is constructed for splitting state $a_{2}$ (fig. 4).

|  | $\mathrm{a}_{1}$ | $\mathrm{a}_{6}$ | $\mathrm{x}_{1}$ | $\mathrm{X}_{2}$ | $\mathrm{X}_{3}$ | $\mathrm{x}_{4}$ | $\mathrm{x}_{5}$ | $\mathrm{x}_{6}$ | $\mathrm{x}_{7}$ | $\mathrm{x}_{8}$ | $\mathrm{x}_{9}$ | $\mathrm{X}_{10}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{w}_{1}$ | 1 | 0 | 1 | 1 | 1 | 1 | 1 | 0 | 0 | 0 | 0 | 0 |
| $\mathrm{W}_{2}$ | 0 | 1 | 0 | 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 | 1 |

Fig. 4. Matrix $W$ for splitting state $a_{2}$
Matrix $W$ has two rows. Row $w_{1}$ corresponds to the transition from state $a_{1}$ to state $a_{2}$, and row $w_{2}$ corresponds to the transition from state $a_{6}$ to state $a_{2}$. The execution of algorithm 2 leads to a partition of rows of matrix $W$ into two subsets: $W_{1}=\left\{w_{1}\right\}$ and $W_{2}=\left\{w_{2}\right\}$. So, state $a_{2}$ is split into two states $a_{2-1}$ and $a_{2 \_2}$, as shown in fig. 5 .


Fig. 5. State diagram of the FSM after splitting state $a_{2}$
The new values of $B\left(a_{i}\right), X\left(a_{i}\right), r_{i}, l_{i}^{s}$, and $l_{i}^{p}$ are presented in Table 2. Now we have $l_{\max }=l_{\text {mid }}=1$ and (according to (6)) running of algorithm 1 is completed.

Table 2. Values of $\mathrm{B}\left(\mathrm{a}_{\mathrm{i}}\right), \mathrm{X}\left(\mathrm{a}_{\mathrm{i}}\right), \mathrm{r}_{\mathrm{i}}, l_{i}^{s}$, and $l_{i}^{p}$ after splitting state $a_{2}$

| State | $\mathrm{B}\left(\mathrm{a}_{\mathrm{i}}\right)$ | $\mathrm{X}\left(\mathrm{a}_{\mathrm{i}}\right)$ | $\mathrm{r}_{\mathrm{i}}$ | $l_{i}^{s}$ | $l_{i}^{p}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| $\mathrm{a}_{1}$ | $\left\{\mathrm{a}_{6}\right\}$ | $\left\{\mathrm{x}_{6}, \mathrm{x}_{7}, \mathrm{x}_{8}, \mathrm{x}_{9}, \mathrm{x}_{10}\right\}$ | 6 | 1 | 1 |
| $\mathrm{a}_{2 \_1}$ | $\left\{\mathrm{a}_{1}\right\}$ | $\left\{\mathrm{x}_{1}, \mathrm{x}_{2}, \mathrm{x}_{3}, \mathrm{x}_{4}, \mathrm{x}_{5}\right\}$ | 6 | 1 | 1 |
| $\mathrm{a}_{2 \_2}$ | $\left\{\mathrm{a}_{6}\right\}$ | $\left\{\mathrm{x}_{6}, \mathrm{x}_{7}, \mathrm{x}_{8}, \mathrm{x}_{9}, \mathrm{x}_{10}\right\}$ | 6 | 1 | 1 |
| $\mathrm{a}_{3}$ | $\left\{\mathrm{a}_{1}\right\}$ | $\left\{\mathrm{x}_{1}, \mathrm{x}_{2}, \mathrm{x}_{3}, \mathrm{x}_{4}, \mathrm{x}_{5}\right\}$ | 6 | 1 | 1 |
| $\mathrm{a}_{4}$ | $\left\{\mathrm{a}_{2 \_1}, \mathrm{a}_{3}\right\}$ | $\left\{\mathrm{x}_{1}\right\}$ | 3 | 1 | 1 |
| $\mathrm{a}_{5}$ | $\left\{\mathrm{a}_{2 \_2}, \mathrm{a}_{4}\right\}$ | $\left\{\mathrm{x}_{1}\right\}$ | 3 | 1 | 1 |
| $\mathrm{a}_{6}$ | $\left\{\mathrm{a}_{5}\right\}$ | $\emptyset^{1}$ | 1 | 1 | 1 |

Thus, for the given FSM by splitting state $a_{2}$ we reduced the number of LUT levels from 3 to 1 , in the case of sequential decomposition, and from 2 to 1 , in the case of parallel decomposition.

## 4 Experimental Results

The efficiency of the offered synthesis method was checked in the implementation of the initial FSM (fig. 1) and the FSM after splitting state $a_{2}$ (fig. 2) on FPGAs from Altera by means of the design tool Quartus II version 15.0. The main optimization
criterion had been selected as the parameter «speed». The «one-hot» method of state assignment was selected for the initial FSM, and the «user» method of state assignment was selected for the FSM after synthesis (the state codes are defined from the FSM description).

Table 3 presents the results of the experimental research of the offered method for various FPGA families, where $n L U T_{1}$ and $n L U T_{2}$ are the number of LUTs used in the implementation of the initial and the synthesized FSM, respectively; F1 and F2 are the clock frequency (in MHz) for the initial and the synthesized FSM, respectively; F1/F2 is the relation of the appropriate parameters.

Table 3. Results of the experimental researches

| Family | $n L U T_{1}$ | $F_{1}$ | $n L U T_{2}$ | $F_{2}$ | $F_{2} / F_{1}$ |
| :--- | :--- | :--- | :--- | :--- | :--- |
| Arria II GX | 8 | 1307 | 7 | 1269 | 0.97 |
| Cyclone IV E | 9 | 778 | 10 | 793 | 1.02 |
| Cyclone IV GX | 9 | 729 | 10 | 802 | 1.10 |
| Cyclone V | 6 | 686 | 6 | 925 | 1.35 |
| MAX 10 | 10 | 800 | 11 | 816 | 1.02 |
| MAX V | 10 | 343 | 9 | 314 | 0.92 |
| MAX II | 10 | 389 | 9 | 593 | 1.52 |

Analysis of Table 3 shows that the application of the offered method increased the performance of the FSM for 5 FPGA families from 7. Thus, for the family MAX II performance was increased by 1.52 times, and for the family Cyclone V performance increased by 1.35 times. In addition, the number of used LUTs decreased for the following families: Arria II GX, MAX V, and MAX II.

## Conclusions

The presented results of the experimental research showed the following. Despite the fact that in the considered example the rank of transition function was reduced from 12 to 6 , which allowed to reduce the number of LUT levels from 3 to 1 in the case of sequential decomposition, and from 2 to 1 in the case of parallel decomposition; however, the performance of the FSM did not increase for all FPGA families. This is a sign of the complexity of the synthesis task of high-speed FSMs. FSM performance depends not only on the results of logical synthesis, but also on the results of placing and routing. The reduction of the number of used LUTs for some FPGA families (as a result of the application of the offered method) can be accounted simply: with the reduction of the number of LUT levels, the LUT amount also decreases.

The present study was supported by a grant S/WI/1/2013 from Bialystok University of Technology and founded from the resources for research by Ministry of Science and Higher Education.

## References

1. Salauyou, V.V., Klimowicz, A.S.: Logic Design of Digital Systems on Programmable Logic Devices. Hot Line - Telecom, Moscow (2008) (in Russian)
2. Miyazaki, N., Nakada, H., Tsutsui, A., Yamada, K., Ohta, N.: Performance Improvement Technique for Synchronous Circuits Realized as LUT-Based FPGA's. IEEE Transactions on Very Large Scale Integration (VLSI) systems. 3, 455-459 (1995)
3. Jozwiak L, Slusarczyk A, Chojnacki A. Fast and compact sequential circuits through the information-driven circuit synthesis // In: Euromicro Symposium on Digital Systems Design, pp. 46-53. IEEE Press, Warsaw. Poland (2001)
4. Huang S.-Y. On speeding up extended finite state machines using catalyst circuitry // In: Asia and South Pacific Design Automation Conf. (ASAPDAC), pp. 583-588 Yokohama. Jan (2001)
5. Kuusilinna, K., Lahtinen, V., Hamalainen, T., Saarinen, J.: Finite State Machine Encoding for VHDL Synthesis. Computers and Digital Techniques. IEE Proceedings. 1, 23-30 (2001)
6. Rafla N. I., Davis B. A Study of finite state machine coding styles for implementation in FPGAs. In: 49th IEEE International Midwest Symposium on Circuits and Systems. pp. 337-341. San Juan. USA (2006)
7. Nedjah N., Mourelle L. Evolutionary synthesis of synchronous finite state machines // In: Int. Conf. on Computer Engineering and Systems, pp.19-24. Cairo. Egypt. (2006)
8. Czerwiński, R., Kania, D.: Synthesis Method of High Speed Finite State Machines. Bulletin of the Polish Academy of Sciences: Technical Sciences. 4, 635-644. (2010)
9. Glaser, J., Damm, M., Haase, J., Grimm, C.: TR-FSM: Transition-based Reconfigurable Finite State Machine. ACM Transactions on Reconfigurable Technology and Systems (TRETS). 3, 23:1-23:14 (2011)
10. Senhadji-Navarro, R., Garcia-Vargas, I.: Finite Virtual State Machines. IEICE Transactions on information and systems. 10, 2544-2547 (2012)
11. Garcia-Vargas, I., Senhadji-Navarro, R.: Finite State Machines With Input Multiplexing: a Performance Study. IEEE Transaction on computer-aided design of integrated circuits and systems. 5, 867-871 (2015)
12. Solov'ev, V.V.: Splitting the Internal States in Order to Reduce the Number of Arguments in Functions of Finite Automata. J. of Computer and Systems Sciences International. 5, 777-783 (2005)
