# Acceleration of FMU Co-Simulation On Multi-core Architectures Salah Eddine Saidi, Nicolas Pernet, Yves Sorel, Abir Ben Ben Khaled ## ▶ To cite this version: Salah Eddine Saidi, Nicolas Pernet, Yves Sorel, Abir Ben Ben Khaled. Acceleration of FMU Co-Simulation On Multi-core Architectures. Japanese Modelica Conference, May 2016, Tokyo, Japan. pp.106 - 112, 10.3384/ecp16124106. hal-01400033 # HAL Id: hal-01400033 https://inria.hal.science/hal-01400033 Submitted on 21 Nov 2016 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # **Acceleration of FMU Co-Simulation On Multi-core Architectures** Salah Eddine Saidi<sup>1</sup> Nicolas Pernet<sup>1</sup> Yves Sorel<sup>2</sup> Abir Ben Khaled<sup>1</sup> <sup>1</sup>IFP Energies nouvelles, Rueil-Malmaison, France, {salah-eddine.saidi,nicolas.pernet,abir.ben-khaled}@ifpen.fr <sup>2</sup>INRIA, Paris, France, yves.sorel@inria.fr #### **Abstract** The design of cyber-physical systems is a complex process and relies on the simulation of the system behavior before its deployment. Co-simulation allows system designers to simulate a whole system composed of a number of interconnected subsystems. Traditionally, these models are modeled by experts of different fields using different tools, and then integrated into one environment to perform simulation at the system-level. This results in complex and heavy co-simulations and requires adequate solutions and tools in order to reduce the execution time. Unfortunately, most modeling tools perform only mono-core simulations and do not take advantage of the omnipresent multi-core processors. This paper addresses the problem of efficient parallelization of cosimulations. It presents a multi-core scheduling heuristic for parallelizing FMI-compliant models on multi-core processors. The limitations of this heuristic are highlighted and two solutions for dealing with them are presented. The obtained speed-up using each of these solutions is illustrated and discussed for further improve- Keywords: FMI, co-simulation, multi-core, scheduling, heuristic #### 1 Introduction Cyber-physical systems incorporate a combination of computational elements which collaborate in order to control physical processes. The complex nature of such systems requires cost, time and effort-effective design methodologies; therefore predicting their behavior and functioning scenarios before testing the real system is becoming more and more an indisputable step. Cosimulation aids in achieving these requirements as it allows the assessment of the design of the system by imitating its behavior. It consists mainly in simulating, on a computer, the global behavior of a multi-physics system composed of a number of interconnected subsystems. System designers can then identify potential design flaws and correct them before deploying the system. Co-simulation faces however a number of challenges. Actually, the simulated system is described by several interacting models which are often developed by experts of different fields using different tools and following different design approaches. The diversity of modeling tools and involved teams makes the coupling of the models a complex task. In fact, co-simulation necessitates efficient synchronized communications between the models where each model must be able to detect and respond to events of other models. Thanks to the FMI (Functional Mock-up Interface) standard (Blochwitz et al., 2011), it is now possible to easily couple diverse models originating from different developers and tools. Nevertheless, executing FMI-compliant models raises some issues, which unless well handled, may reduce the co-simulation performance and limit the benefits of FMI. One major issue is the question of how to reduce the co-simulation execution time. Integrating heterogeneous models into one environment usually results in a complex and heavy to execute co-simulation which increases the demand of processing power. As is well-known, increasing CPU frequency by means of silicon integration has reached its possible limits and semiconductor manufacturers switched in last years to building multi-core processors, i.e. integrating multiple processors into one chip allowing parallel processing on a single computer. Multi-core processors can reduce the execution time of a computational task by dividing it into several subtasks and assigning a subset of subtasks to each core to be processed in parallel. Most simulators, however, have mono-core simulation kernels and do not take advantage of the computation power brought by multi-core architectures. Therefore, enabling parallel execution of heavy co-simulations on multi-core processors is keenly sought by the developers and the users of simulation tools. However, fulfilling this objective is not trivial and appropriate parallelization schemes need to be applied on co-simulation models in order to accelerate their execution on multi-core processors. FMI gives information about inputs and outputs relationships inside a model that is exported as a FMU (Functional Mock-up Unit). A model FMU is a package that encapsulates a XML file containing among other data the definitions of the model's variables, and a library defining the equations of the model as C functions. Input, output and state variables are updated by what we name "operations" which may call different functions provided by the FMU. Given these features, various execution possibilities can be realized and the parallelization of co-simulation models on a multi-core processor can be seen as the following problem: Find an allocation of the different operations to the different cores and define an execution order, i.e. schedule the operations that are allocated to each core. When solving this problem, the utilization of the available cores has to be optimized in order to achieve the best acceleration. Using parallel computing terminology, the problem consists in finding a schedule for all the operations of the co-simulation on a multi-core processor. This paper deals with the problem of scheduling operations of heavy complex co-simulation models on multicore processors in order to accelerate the simulation execution. It follows the approach presented in (Ben Khaled et al., 2014) by addressing two limitations of the previous work. First, an efficient multi-core scheduling can not be obtained without taking into account a good estimation of each operation's execution time. Second, the non-thread-safe implementation of FMUs prevent full exploitation of the potential parallelism of co-simulation graphs. Techniques for dealing with these limitations are here compared. The rest of the paper is organized as follows. Next section presents related work on multi-core execution of simulations. Then our parallelization approach, firstly presented in (Ben Khaled et al., 2014), is described in section 3, including a discussion about its present limitations. The fourth section presents our contribution, including the use of a toolchain for profiling cosimulation graph parallelism and explores the theoretical gain in execution speed-up over different architectures. Theoretical results are discussed and compared to real co-simulation executions in xMOD<sup>1</sup>. xMOD is a co-simulation and a virtual experimentation platform, which allows mixing stand-alone and tool coupling cosimulations and the optimization of complex models execution. It provides a user-friendly interface in order to extend the simulation use to non-experts and ensure the continuity from Model-in-the-Loop to Hardware-in-the-Loop simulations. The last section concludes the paper and gives an outlook into our ongoing and future work. ## 2 Related Work In order to achieve simulation acceleration using multicore execution, different approaches are possible and were already explored. From a user point of view, it is possible to modify the model design in order to prepare its multi-core execution, for example by using marked functions or Modelica extensions as in (Elmqvist et al., 2015; Gebremedhin et al., 2012). From a modeling tool provider point of view, if providing OpenMP ready libraries is possible, the key feature for simulation acceleration is to provide techniques which offer speedup whatever the model is. Proposing parallel solvers or automatic parallel executions of model equations as in (Elmqvist et al., 2014; Sjölund et al., 2010) is also an efficient way. In this paper, we address the problem from a co-simulation tool provider point of view. In such a tool, the user connects different FMUs, embedding solvers or not. In this case, it is not possible to change the models, the solvers, or the modeling tools. Such FMU assembly defines a graph of operations and the main opportunity to improve the co-simulation execution is consequently to accomplish an automatic parallelization of this graph. As shown in (Ben Khaled et al., 2012), splitting a model into several FMUs, by isolating discontinuities, may reduce the simulation time, even in the case of a mono-core execution. (Ben Khaled et al., 2014) presented the RCOSIM approach. It consists in using each FMU information on input/output causality to build a graph, with an increased granularity and then exploiting the potential parallelism by using a heuristic to build an off-line multi-core schedule. This method has been tested on a real industrial model and significant speedup was obtained. This approach was implemented in the co-simulation tool xMOD and is available in its 2015 release. # 3 Parallelization approach ## 3.1 Principle The parallelization concept of xMOD is based on a task DAG (Directed Acyclic Graph) scheduling approach. Thanks to FMI, it is possible to access information about the internal structure of a model encapsulated in a FMU. In particular, FMI allows the identification of Direct Feedthrough and Non Direct Feedthrough outputs of a model. Since connections between different models of the co-simulation are also known, all data dependencies between the operations are known. Figure 1 shows an example of two models and their inter and intra-model dependencies. The co-simulation can be described by a DAG where each vertex represents one operation and each edge describes a dataflow and thus a precedence constraint between two operations. The approach proceeds in two steps: First, the co-simulation DAG is constructed and then, the operations are allocated to the available cores in such a way to minimize the makespan of the graph. The makespan corresponds the execution time of the whole DAG. The transformation of each model into an operation graph allows the parallelization of the model instead of considering it as an atomic block. Consequently the potential parallelism of the entire co-simulation is increased <sup>&</sup>lt;sup>1</sup>www.xMOD-software.com and can be better adapted to the hardware parallelism (number of cores in the case of a multi-core processor). The potential parallelism of a graph corresponds to vertices that are not dependent which characterize the partial order of the graph. **Figure 1.** Inter and intra-model dependencies of two models. ### 3.2 Multi-core scheduling heuristic The co-simulation DAG is built by exploring the relations between the models and between the operations of the same model. The operations are either *update*<sub>output</sub>, updateinput or updatestate. A vertex is created for each operation and edges are then added between vertices if a data dependency exists between the corresponding operations. This information can be extracted from the model's FMU. Since FMI does not give information about the dependencies between the state variables computation and the input and output variables computations, edges connect all updateinput operations and the update<sub>state</sub> operation of the same model, which means that all inputs are needed in order to update the state. Furthermore, edges are placed between all updateout put operations and the *update*<sub>state</sub> operation of the same model, because the computation at instant k of an output $Y_k$ may need the state variable $X_k$ which is no longer available after $update_{state}$ computed $X_{k+1}$ . Running the cosimulation consists in executing the graph repeatedly. At each co-simulation step the whole graph is executed and a new execution of the graph cannot be started unless the previous one was totally finished because some outputs at the current step may depend on certain state variables computation at the previous step. Such outputs are not identified in the model's FMU and thus all outputs are considered as dependent on the state variables. Figure 2 illustrates the graph constructed from the two models of Figure 1. In order to achieve fast execution of the co-simulation on a multi-core processor, an efficient allocation and scheduling of the DAG vertices has to be performed. xMOD uses an off-line scheduling heuristic similar to the one proposed in (Grandpierre et al., 1999). (Ben Khaled et al., 2014) presented the use of this heuristic and the speed-up obtained by applying it on an industrial combustion engine model. The heuristic considers the execution time of each operation and aims at computing a schedule that minimizes the makespan of the graph. Using the execution time $C_i$ of each operation $OP_i$ , the heuristic computes first the earliest start and end dates from the graph start denoted $S_i$ and $E_i$ , then the critical path $CP := \max E_i$ (Algorithm 1). After that, the latest start and end dates from the graph end denoted $S_i^*$ and $E_i^*$ and then the flexibility $F_i = CP - E_i - E_i^*$ are computed (Algorithm 2). ``` Initialization; Set \Omega the set of all the operations; Set O the set of operations without predecessors; foreach OP_i \in O do S_i := 0; E_i := S_i + C_i; end Set O' the set of operations whose all immediate predecessors were treated: while O' \neq \emptyset do \textbf{for each } OP_i \in O' \textbf{ do} S_i := max(E_h : OP_h \rightarrow OP_i); (OP_h \text{ are the immediate predecessors of } OP_i); E_i := S_i + C_i; Remove OP_i from the set O'; Add to the set O' all successors of OP_i for which all predecessors were already scheduled; end end CP := 0; foreach OP_i \in \Omega do if CP < E_i then CP := E_i: end ``` **Algorithm 1:** Computation of $S_i$ , $E_i$ and CP ``` Initialization: Set \Omega the set of all the operations; Set O the set of operations without successors; foreach OP_i \in O' do E_i^* := 0; S_i^* := E_i^* + C_i; Set O' the set of operations whose all immediate successors were treated; while O' \neq \emptyset do foreach OP_i \in O do E_i^* := max(S_h^* : OP_i \rightarrow OP_h); (OP_h \text{ are the immediate successors of } OP_i); S_i^* := E_i^* + C_i; Remove OP_i from the set O'; Add to the set O' all predecessors of OP_i for which all successors were already scheduled; end end foreach OP_i \in \Omega do F_i := CP - E_i - E_i^*; ``` **Algorithm 2:** Computation of $S_i^*$ , $E_i^*$ and $F_i$ At each step, the heuristic computes for a given operation the schedule pressure on a specific core. The sched- Figure 2. Dependency graph of the models of Figure 1. ule pressure is the difference between the makespan increase, by allocating this operation to this core, and the operation's flexibility. The heuristic updates the set of candidate operations to be scheduled at each step. An operation is added to the set of candidate operations if it has no predecessor or if all of its predecessors have already been scheduled. The set of candidate operations holds the partial order associated to the graph. Then, for each candidate operation, the schedule pressure is computed on each core and the operation is allocated to its best core, the one that minimizes the pressure. After this step, a list of candidate operation-best core pairs is obtained. Finally, the operation with the largest pressure on its best core is selected and scheduled. The heuristic repeats this procedure until all operations are scheduled (Algorithm 3). ``` Initialization; Set \Omega the set of all the operations; Set \Gamma the set of all the available cores; Set O the set of operations without predecessors; while O \neq \emptyset do foreach OP_i \in O do Set cost_i to \infty; (cost of OP_i is set to the maximum value): foreach Core i \in \Gamma do S'_i := max(S_i, T_{Core_i}); (new start date of OP_i when executed on Core;); cost_{i,j} := S'_i + C_i + E^*_i - CP; (cost of OP_i when executed on Core i); if cost_{i,j} < cost_i then Set cost_i := cost_{i,j}; Set BestCore_i := Core_i; end end end Find OP_i with maximal cost_i in O; Schedule OP<sub>i</sub> on its core BestCore<sub>i</sub>; Set k := BestCore_i; T_{\text{Core}_k} := T_{\text{Core}_k} + C_i; (Advance the time of \text{Core}_k); Remove OP_i from the set O; Add to the set O all successors of OP<sub>i</sub> for which all predecessors are already scheduled; end ``` **Algorithm 3:** Multi-core scheduling heuristic This heuristic has originally been used to implement critical hard real-time applications where the execution times are usually estimated as the WCET (Worst Case Execution Time). On the contrary, co-simulation is not safety critical and the main goal here is to achieve fast execution, so average computation times can be used. Previously, execution times in xMOD were estimated based on the observation of practical examples as follows: update<sub>state</sub> operations are by far more costly so they are assigned significantly higher execution times then update<sub>out put</sub> operations, whereas update<sub>input</sub> operations are just data copy whose cost is negligible. The work presented in this paper attempts to improve the efficiency of the scheduling heuristic by measuring more accurately the execution times using a profiler as described in section 4.1. #### 3.3 Limitations of the approach Although the presented scheduling heuristic resulted in interesting co-simulation speed-ups, it has some limitations that have to be considered in the multi-core scheduling problem in order to obtain better performances. First, so far, the multiprocessor scheduling heuristic uses empiric operations execution times. By using realistic execution times for each operation, the multi-core execution of the simulation should be improved. In this paper, we present some results, based on a profiling technique. Second, FMI standard does not presently require that FMU functions have to be thread-safe, i.e. they cannot be executed simultaneously as they may share some resource (variables for example) that might be corrupted if two operations try to use it at the same time. This implies that at any instant during the execution of the co-simulation, one and only one operation of the same FMU can be executed. Consequently, if the scheduling heuristic allocates two or more operations belonging to the same FMU to different cores, a mechanism that ensures these operations are executed in strictly different time intervals must be set up. ## 4 Proposed solutions This section presents a theoretical study of the achievable speed-up on a use-case, using the SynDEx<sup>2</sup> software (Sorel, 2004, 2005). Then, these theoretical results are compared with xMOD co-simulation runs, with two different implementations for guaranteeing a mutual exclusion between different operations of the same FMU. #### 4.1 Toolchain A toolchain is proposed to assist the developer in parallelizing co-simulations. Using this toolchain, it is possible to assess new solutions before implementing them in xMOD thanks to the SynDEx software. SynDEx is a system level CAD software based on the Algorithm-Architecture Adequation (AAA) methodology (Sorel, 1996). It was developed to optimize the implementation of real-time distributed applications onto multicomponent architectures. The workflow is illustrated in Figure 3. When different FMUs are imported into xMOD and connected together, a file which describes inter-model connections is generated. This file and the XML files of the different FMUs of the co-simulation are passed to a converter which parses the files and produces equivalent files (.sdx) compliant to the SynDEx format. The co-simulation code is profiled in order to obtain the execution times of the different operations which are introduced in SynDEx. SynDEx offers the possibility to use the multi-core scheduling heuristic outlined in this paper, as well as other kinds of heuristics, and therefore makes it possible to study the achievable co-simulation speed-up before implementing the heuristic in xMOD. ### 4.2 Use-case description In this work, experiments have been carried out on a Spark Ignition (SI) RENAULT F4RT engine cosimulation using 5 FMUs. It is a four-cylinder in line Port Fuel Injector (PFI) engine in which the engine displacement is $2000 \text{ cm}^3$ . The air path is composed of a turbocharger with a mono-scroll turbine controlled by a waste-gate, an intake throttle and a downstreamcompressor heat exchanger (Figure 4). The engine model was developed using ModEngine library (Benjelloun-Touimi et al., 2011). ModEngine is a Modelica library that allows for the modeling of a complete engine with diesel and gasoline combustion models. The engine model was imported into xMOD using the FMI export features of the Dymola tool. This use-case has over 100 operations which are scheduled by the multi-core scheduling heuristic. Figure 4. Spark Ignition (SI) RENAULT F4RT engine model. #### 4.3 Results and Discussions Using the toolchain, a .sdx file of the use-case was generated in order to evaluate, in SynDEx, the theoretical speed-up obtained by parallelizing the model on different numbers of cores, using the multi-core scheduling heuristic of section 3.2. For each schedule the speedup is computed by dividing the mono-core schedule makespan by the schedule makespan. Figure 5 gives the different theoretical speed-ups. The best speed-up is close to 3,6 and is reached with 6 cores. Finding the minimal number of cores which offers the maximum speed-up is interesting if a large number of simulation runs (possibly with different parameters) have to be performed: If a large number of cores is available, multiple runs could be launched in parallel with the adequate number of cores dedicated to each run. This research of the minimal number of necessary cores to reach the maximum speed-up could be scripted and automatically performed before the simulation. In order to tackle the constraint of non thread-safe FMU functions, two mutual exclusion strategies have been implemented in xMOD and the performance obtained using each of them has been evaluated. The first one does not modify the multi-core scheduling heuristic result and uses a dedicated mutex (system object that guarantees mutual exclusion) for each FMU: Every time a FMU function call is made at runtime, the associated mutex have to be acquired before the execution of the function code can be started. The second solution is explained in (Ben Khaled et al., 2014) and consists in modifying the multi-core scheduling heuristic to always allocate the operations of a same FMU to the same core (constrained allocation). If constrained allocation is used, the search space of the scheduling heuristic is reduced, i.e. at each step, for a given candidate operation, if there is <sup>&</sup>lt;sup>2</sup>www.syndex.org Figure 3. Proposed toolchain to assist in the development and assessment of scheduling heuristics. Figure 5. Theoretical speed-up. another operation of the same FMU that has already been allocated to a specific core, the candidate operation is allocated to this same core without the need to test it on the other cores. Thanks to SynDEx, it is easily possible to theoretically estimate the impact of using the constrained allocation in the multi-core scheduling heuristic. Results are given in Figure 5. It shows that the expected speed-up in the case of constrained allocation is less than the one using unconstrained allocation, when the number of cores is less than 5, but similar when 5 cores or more are available. When using less than 5 cores, the large number of updateoutput operations can be efficiently allocated only if the unconstrained allocation is used: The speed-up difference between the constrained and unconstrained allocation cases is due to this restriction on the allocation. Five is the minimal number of cores for enabling the execution of each update<sub>state</sub> operation on a different core. Due to the predominant execution times of the updatestate operations, their impact on the speedup overrides the possibility of optimizing the allocation of the other operations. This explains why the speedup difference between the unconstrained and the constrained allocation cases becomes very small with 5 cores or more. In order to compare the two mutual exclusion strategies, we implemented them in xMOD. Execution times measurements were performed by getting the system time stamp at the beginning of the simulation and after 30 seconds of the simulated time. As previously, we compare the speed-up by dividing the mono-core simulation execution time by the simulation execution time on a fixed number of cores. Figure 6 sums up the results, where unconstrained allocation corresponds to the use of mutex objects. It shows the impact of mutex overhead on the speed-up. Whatever the number of the available cores, the speed-up remains close to 1,3. On the contrary, the implementation in xMOD of the constrained allocation gives similar results in terms of speedup improvement when increasing the number of cores until 5. Nevertheless, the maximum measured speed-up (2,4) remains smaller than the theoretical one (3,5). In fact, the theoretical speed-up computation considers the makespan ratio without estimating any synchronization cost between cores. The real implementation in xMOD contains synchronization objects between operations to ensure the consistency of data dependencies which certainly have an important impact on the speed-up. Figure 6. Measured speed-up. #### 5 Conclusion and Future Work The work presented in this paper dealt with the problem of co-simulations acceleration by means of parallelization on multi-core processors. We proposed to extend our previous work by taking into account operations execution times in the multi-core scheduling heuristic. This allows the optimization of the number of the dedicated cores to the simulation, by performing architecture exploration with SynDEx. Our experiments in xMOD on an industrial use-case, gave important speed-up results (2,4). Nevertheless, it also shows the impact of the mutual exclusion constraint on the co-simulation acceleration. Providing thread-safe FMU implementation could offer important simulation acceleration opportunities. In our ongoing work, we are exploring graph transformation techniques to improve the handling of the mutual exclusion problem of FMUs. We also envision to extend these results to the multi-rate co-simulation of FMUs by developing an efficient multi-core scheduling heuristic to handle it. #### References - A. Ben Khaled, M. Ben Gaïd, D. Simon, and G. Font. Multicore simulation of powertrains using weakly synchronized model partitioning. In *IFAC Workshop on Engine and Powertrain Control Simulation and Modeling ECOSM*, pages 448–455, Rueil-Malmaison, France, 2012. doi:10.3182/20121023-3-FR-4025.00018. - A. Ben Khaled, M. Ben Gaid, N. Pernet, and D. Simon. Fast multi-core co-simulation of cyber-physical systems: Application to internal combustion engines. *Simulation Modelling Practice and Theory*, 47:79 91, 2014. ISSN 1569-190X. doi:http://dx.doi.org/10.1016/j.simpat.2014.05.002. URL http://www.sciencedirect.com/science/article/pii/S1569190X14000665. - Z. Benjelloun-Touimi, M. Ben Gaïd, J. Bohbot, A. Dutoya, H. Hadj-Amor, P. Moulin, H. Saafi, and N. Pernet. From physical modeling to real-time simulation: Feedback on the use of Modelica in the engine control development toolchain. In 8th Int. Modelica Conf., Dresden, Germany, Mar 2011. Linköping Univ. Electronic Press. - T. Blochwitz, T. Neidhold, M. Otter, M. Arnold, C. Bausch, M. Monteiro, C. Clauß, S. Wolf, H. Elmqvist, H. Olsson, A. Junghanns, J. Mauss, D. Neumerkel, and J.-V. Peetz. The Functional Mockup Interface for tool independent exchange of simulation models. In 8th Int. Modelica Conf., Dresden, Germany, Mar 2011. Linköping Univ. Electronic Press. ISBN 978-91-7393-096-3. doi:10.3384/ecp11063105. - H. Elmqvist, S.E. Mattsson, and H. Olsson. Parallel model execution on many cores. In 10th Int. Modelica Conf., Lund, Sweden, 2014. - H. Elmqvist, H. Olsson, A. Goteman, V. Roxling, D. Zimmer, and A. Pollok. Automatic gpu code generation of modelica functions. In 11th Int. Modelica Conf., Versailles, France, 2015. - M. Gebremedhin, A. Hemmati Moghadam, F. Fritzson, and K. Stavaker. A data-parallel algorithmic modelica extension for efficient execution on multi-core platforms. In 9th Int. Modelica Conf., Munich, Germany, 2012. - T. Grandpierre, C. Lavarenne, and Y. Sorel. Optimized rapid prototyping for real-time embedded heterogeneous multiprocessors. In *Proceedings of 7th International Workshop on Hardware/Software Co-Design, CODES'99*, Rome, Italy, May 1999. URL http://www-rocq.inria.fr/syndex/publications/pubs/codes99/codes99.pdf. - M. Sjölund, R. Braun, P. Fritzson, and P. Krus. Towards efficient distributed simulation in modelica using transmission line modeling. In Linköping Univ. Electronic Press, editor, 3rd Int. Workshop on Equation- Based Object-Oriented Languages and Tools EOOLT, page 71–80, Oslo, Norway, 2010. - Y. Sorel. Real-time embedded image processing applications using the algorithm architecture In Proceedings of IEEE quation methodology. International Processing, Conference onImage ICIP'96. Lausanne, Switzerland, September 1996. URL http://www-rocq.inria.fr/syndex/ publications/pubs/icip96/icip96.pdf. - Y. Sorel. Syndex: System-level cad software for optimizing distributed real-time embedded systems. Journal ERCIM News, 59:68-69, October 2004. URL http://www-rocq.inria.fr/syndex/publications/pubs/ercim04/ercim04.pdf. - Y. Sorel. From modeling/simulation with scilab/scicos to optimized distributed embedded real-time implementation with syndex. In *Proceedings of the International Workshop On Scilab and Open Source Software Engineering, SOSSE'05*, Wuhan, China, October 2005. URL http://www-rocq.inria.fr/syndex/publications/pubs/sosse05/sosse05.pdf.