# Exact and Approximated Data-Reuse Optimizations for Tiling with Parametric Sizes Alain Darte, Alexandre Isoard #### ▶ To cite this version: Alain Darte, Alexandre Isoard. Exact and Approximated Data-Reuse Optimizations for Tiling with Parametric Sizes. [Research Report] RR-8671, LIP - ENS Lyon; CNRS; Inria; UCBL. 2015, pp.28. hal-01103460 # HAL Id: hal-01103460 https://inria.hal.science/hal-01103460 Submitted on 14 Jan 2015 **HAL** is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers. L'archive ouverte pluridisciplinaire **HAL**, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d'enseignement et de recherche français ou étrangers, des laboratoires publics ou privés. # Exact and Approximated Data-Reuse Optimizations for Tiling with Parametric Sizes Alain Darte, Alexandre Isoard RESEARCH REPORT N° 8671 January 2015 **Project-Team Compsys** # Exact and Approximated Data-Reuse Optimizations for Tiling with Parametric Sizes Alain Darte, Alexandre Isoard Project-Team Compsys This report is an improved version of the work presented at the IMPACT'14 workshop [11] and is published, without the appendix, at the CC'15 conference [12]. Work partially supported by the ManycoreLabs project PIA-6394 led by Kalray. #### Abstract: Loop tiling is a loop transformation widely used to improve spatial and temporal data locality, to increase computation granularity, and to enable blocking algorithms, which are particularly useful when offloading kernels on computing units with smaller memories. When caches are not available or used, data transfers and local storage must be software-managed, and some useless remote communications can be avoided by exploiting data reuse between tiles. An important parameter of tiling is the sizes of the tiles, which impact the size of the required local memory. However, for most analyses involving several tiles, which is the case for inter-tile data reuse, the tile sizes induce non-linear constraints, unless they are numerical constants. This complicates or prevents a parametric analysis with polyhedral optimization techniques. This paper shows that, when tiles are executed in sequence along tile axes, the parametric (with respect to tile sizes) analysis for inter-tile data reuse is nevertheless possible, i.e., one can determine, at compile-time and in a parametric fashion, the copy-in and copy-out data sets for all tiles, with inter-tile reuse, as well as sizes for the induced local memories. When approximations of transfers are performed, the situation is much more complex, and involves a careful analysis to guarantee correctness when data are both read and written. We provide the mathematical foundations to make such approximations possible. Combined with hierarchical tiling, this result opens perspectives for the automatic generation of blocking algorithms, guided by parametric cost models, where blocks can be pipelined and/or can contain parallelism. Previous work on FPGAs and GPUs already showed the interest and feasibility of such automation with tiling, but in a non-parametric fashion. **Key-words:** Loop Tiling, Memory Hierarchy, Software-Managed Caches, Polyhedral Analysis and Optimizations. ## Optimisation pour la réutilisation des données, méthode exacte et méthode approchée, pour le "tiling" avec tailles paramétriques #### Résumé: Le tuilage de boucles ("loop tiling") est une transformation de code largement utilisée pour améliorer la localité spatiale et temporelle des données, augmenter la granularité des calculs, et générer des algorithmes par blocs, particulièrement utiles pour déporter des portions de code sur des unités de calcul à petite mémoire. En l'absence de mécanisme automatique de cache, les transferts de données et le stockage local doivent être gérés au niveau logiciel, et certaines de ces communications peuvent être évitées en réutilisant des données entre tuiles. Un paramètre important du tuilage est la taille des tuiles qui influe sur la taille de la mémoire locale requise. Mais, pour la plupart des analyses impliquant plusieurs tuiles, ce qui est le cas pour la réutilisation des données entre tuiles, ces tailles de tuiles induisent des contraintes non-linéaires, sauf si ce sont des constantes numériques. Ceci complique ou empêche une analyse paramétrique par des techniques polyédriques. Ce rapport montre que, lorsque les tuiles sont exécutées en séquence le long des axes des tuiles, l'analyse paramétrique (au sens des tailles de tuiles), pour la réutilisation des données entre tuiles, est néanmoins possible, c'est-à-dire qu'on peut déterminer, de façon statique et paramétrique, les ensembles de données entrantes et sortantes pour chaque tuile, avec réutilisation entre tuiles, ainsi que des tailles pour les mémoires locales induites. Lorsque des approximations des transferts sont faites, la situation devient plus complexe, et requiert une analyse attentive pour garantir la correction de la transformation dans le cas où des données peuvent être à la fois lues et écrites. Nous apportons des éléments de base théoriques pour rendre de telles approximations possibles. Combinés avec du tuilage hiérarchique, ces résultats ouvrent des perspectives pour la génération automatique d'algorithmes par blocs, guidée par des modèles de coût paramétriques, où les blocs peuvent être pipelinées ou contenir du parallélisme. Des travaux antérieurs pour FPGA et GPU ont déjà montré l'intérêt et la faisabilité d'une telle automatisation par tuilage, mais de façon non-paramétrique. Mots-clés: Tuilage de boucles, hiérarchie mémoire, caches à gestion logicielle, analyses et optimisations polyédriques. ### Exact and Approximated Data-Reuse Optimizations for Tiling with Parametric Sizes Alain Darte and Alexandre Isoard Compsys, Computer Science Lab (LIP), CNRS, INRIA, ENS-Lyon, UCB-Lyon firstname.lastname@ens-lyon.fr Loop tiling is a loop transformation widely used to improve spatial and temporal data locality, to increase computation granularity, and to enable blocking algorithms, which are particularly useful when offloading kernels on computing units with smaller memories. When caches are not available or used, data transfers and local storage must be software-managed, and some useless remote communications can be avoided by exploiting data reuse between tiles. An important parameter of tiling is the sizes of the tiles, which impact the size of the required local memory. However, for most analyses involving several tiles, which is the case for inter-tile data reuse, the tile sizes induce non-linear constraints, unless they are numerical constants. This complicates or prevents a parametric analysis with polyhedral optimization techniques. This paper shows that, when tiles are executed in sequence along tile axes, the parametric (with respect to tile sizes) analysis for inter-tile data reuse is nevertheless possible, i.e., one can determine, at compile-time and in a parametric fashion, the copy-in and copy-out data sets for all tiles, with inter-tile reuse, as well as sizes for the induced local memories. When approximations of transfers are performed, the situation is much more complex, and involves a careful analysis to guarantee correctness when data are both read and written. We provide the mathematical foundations to make such approximations possible. Combined with hierarchical tiling, this result opens perspectives for the automatic generation of blocking algorithms, guided by parametric cost models, where blocks can be pipelined and/or can contain parallelism. Previous work on FPGAs and GPUs already showed the interest and feasibility of such automation with tiling, but in a non-parametric fashion. #### 1 Introduction Todays' hardware diversity increases the need for optimizing compilers and runtime systems. A difficulty when using hardware accelerators (FPGA, GPU, dedicated boards) is to automatically perform kernel/function offloading (a.k.a. outlining as opposed to inlining) between the host and the accelerator, and to organize data transfers between the different memory layers (e.g., in a GPU, from remote to global memory, and from global to shared memory, or even registers). This requires static analysis to identify the kernel input (data read) and output (data produced), and code generation for transfers, synchronizations, and computations. In general, such tasks are done by the programmer who has to express the communications, to allocate and size the intermediate buffers, and to decompose the kernel into fitting chunks of computation. When each kernel is offloaded in a three-phase process (i.e., upload, compute, store back), such programming remains feasible. For GPUs, developers can use OpenCL or CUDA, or they can rely on higher-level abstractions (e.g., compilation directives as in OpenACC or garbage collector mechanisms as in [9]), static analysis as in OpenMPC [25], runtime approaches as in [24], or mixed compile/runtime optimizations as in [27]. These approaches mainly work at the granularity of variable names, still defined by the programmer, but they can be used to optimize remote transfers when several kernels are successively launched. Things get more complicated when a given kernel is decomposed into smaller kernels (and the initial arrays into array regions) to get blocking algorithms, thanks to loop tiling. Indeed, iteration-wise loop analysis and element-wise array analysis are needed to enable intra- and inter-tile data reuse. Moreover, the choice of tile sizes is driven by hardware capabilities such as memory bandwidth, size, and organization, computational power, and such codes are very hard to obtain without automation and some cost model. With this objective, our contribution is a parametric (w.r.t. tile sizes) polyhedral analysis technique for inter-tile data reuse and a mathematical framework to reason with approximations of data accesses and transfers. Loop tiling is a well-known transformation used to improve data locality [36], increase computation granularity, and control the use and size of local memories for out-of-core computations (see [38] for details on semantics, validity conditions, and code generation). It was first introduced for a set of perfectly nested loops, as a grouping of iterations into supernodes [21], which are atomic (i.e., can be executed without any communication/synchronization with other supernodes except for live-in/live-out data at beginning/end of a tile execution), identical by translation, bounded, and form a partition of the whole iteration space. Validity conditions were given in terms of dependence cones and hyperplane partitioning, which define tiles as hyper-rectangles (after some possible change of basis) and establish a link with affine scheduling and the generation of permutable loops. Now, tiling is also used for non-perfectly nested loops [7], thanks to multi-dimensional affine loop transformations: as in the perfectly nested case, some permutable dimensions can be used to perform tiling, even if not all instructions have the same iteration domain. Analysis and code generation may involve more complex sets, but the principles are similar. Today, loop tiling is still a key loop transformation for performance (speed, memory, locality) and the subject of many new advanced developments, including non-rectangular tiling. Loop tiling can be viewed as a composition of strip-mining and loop interchange, after a preliminary change of basis. It transforms n nested loops into n tile loops iterating over the tiles, surrounding n intra-tile loops iterating within a tile. Dependence analysis and code generation for loop tiling is well-established in the polyhedral model [15], i.e., for a set of nested for loops, writing and reading multi-dimensional arrays and scalar variables, where loop bounds, if conditions, and array access functions are affine expressions of sur- rounding loop counters and structure parameters. In this case, loop iterations can be represented by a polyhedral iteration domain. When tile sizes are numerical constants, parametric (w.r.t. program counters and structural parameters) polyhedral optimizations (e.g., linear programming) can be used although loop tiling transforms n loops into 2n loops. Indeed, the image by tiling of an ndimensional polyhedral iteration domain can be expressed as a 2n-dimensional polyhedral iteration domain, because the set of points after tiling with fixed sizes can be described by affine inequalities. In general, parametric tiling refers to the case where tile sizes are parameters too. Parametric analysis within a tile is in general feasible as the set of points in a tile is defined with affine constraints from the tile sizes and the tile origin (first corner of the tile). However, when an analysis involves several tiles, it becomes more intricate, if not unsolvable, as a priori expressing the tiled space with tile sizes as parameters induces quadratic constraints. For example, the tiling theory developed in [37], the code generation schemes of [21,16,7], the data movement and scratch-pad optimizations of [23,22,6,4,29,35] are not parametric. Recently, efficient code generation for parametric tiling [31,20] as well as some form of symbolic scheduling for tiled codes [8] have been developed. In the context of high-level synthesis (HLS), inter-tile data reuse was proposed [2] (then automated [4]), as a source-to-source process on top of Altera C2H HLS tool, to offload small computation kernels to FPGAs while optimizing communications from a remote (in this case external) DDR memory. Similar results with data reuse between two successive tiles only were then demonstrated for AutoESL Xilinx tool [29]. Different (and more restricted) forms of inter-tile data reuse were also designed for programmable accelerators such as GPUs [5,18,35]. None of these approaches are parametric w.r.t. tile sizes. In this paper, we show that maximal inter-tile data reuse can be expressed in the parametric case, even in an approximated situation. The trick to get around a quadratic formulation is to work with all possible tiles – not just the tiles that are part of the iteration space partitioning and whose origins belong to a lattice – but the difficulty is to make sure that exactness and correctness are maintained. Our contributions, mostly at the level of code analysis, are the following: - When read/write accesses can be described in an exact way using polyhedral representations, we show how to derive, thanks to manipulations of integer sets, the copy-in and copy-out sets for each tile, with parametric tile sizes. This gives a full parametric generalization of the inter-tile data reuse of [4]. - We extend this parametric analysis to handle approximations, which make the analysis more complex when some data may be both read and written by the tiles, as loading too much may not be safe. We introduce the concept of *pointwise functions* for which no additional loss of accuracy is induced. - Using similar analysis principles, we show how such a parametric analysis can be exploited in the following steps of the compilation, in particular to perform parametric array contraction for the definition of local arrays. <sup>&</sup>lt;sup>1</sup> However, difficulties due to large coefficients are possible. #### 2 Prerequisites #### 2.1 Notations and Definitions We write all vectors with bold letters such as i, with components $i_1, \ldots, i_n$ . The vector $\mathbf{0}$ (resp. $\mathbf{1}$ ) has all components equal to 0 (resp. $\mathbf{1}$ ) and $\mathbf{a} \circ \mathbf{b}$ is the product (component-wise) of $\mathbf{a}$ and $\mathbf{b}$ . We denote by $\leq$ the lexicographic total order on vectors of arbitrary size and by $\leq$ the component-wise partial order on vectors with same size, defined by $\mathbf{i} \leq \mathbf{j}$ if and only if (iff) $i_k \leq j_k$ for all k. We will not elaborate on how to build and interpret the different affine functions for tiling non-perfectly nested loops. To simplify the discussion and notations, we only focus on the n dimensions to be tiled. We assume that each statement S with polyhedral iteration domain $\mathcal{D}_S$ (scanned with the iteration vector $\boldsymbol{i}$ ) is tiled, after a first affine mapping $\boldsymbol{i} \mapsto \boldsymbol{i'} = \theta(S, \boldsymbol{i})$ , by canonical tiles whose sizes are specified by a vector $\boldsymbol{s}$ . In other words, a point $\boldsymbol{i}$ is mapped to the tile indexed by $\boldsymbol{T}$ where $T_k = \lfloor \frac{i'_k}{s_k} \rfloor$ , or equivalently $s_k T_k \leq (\theta(S, \boldsymbol{i}))_k < s_k(T_k+1)$ , for $k \in [1..n]$ , i.e., $0 \leq \theta(S, \boldsymbol{i}) - \boldsymbol{s} \circ \boldsymbol{T} \leq \boldsymbol{s} - \boldsymbol{1}$ . Also, we restrict to the case where the original and the tiled programs are both executed sequentially. Several orders of iterations in the tiled program are possible, we consider that the tiled code is executed following the lexicographic order on the 2n-dimensional vectors $(\boldsymbol{T}, \boldsymbol{i'})$ . The tiled iteration domain for statement S is then: $$\mathcal{T}_S = \{ (\boldsymbol{T}, \boldsymbol{i'}) \mid \exists \boldsymbol{i} \in \mathcal{D}_S, \, \boldsymbol{i'} = \theta(S, \boldsymbol{i}), \, \boldsymbol{0} \leq \boldsymbol{i'} - \boldsymbol{s} \circ \boldsymbol{T} \leq \boldsymbol{s} - \boldsymbol{1} \}$$ If $\theta$ is a one-to-one mapping and $\mathcal{D}_S$ the set of integer points in a polyhedron, then i can be eliminated and $\mathcal{T}_S$ is also the set of integer points in a polyhedron. Example We illustrate the concepts and steps of our technique with the kernel jacobi\_1d\_imper from PolyBench [30], with a time loop, and tiled in 2D. For the code in Fig. 1, the Pluto compiler [28] generates the following mapping: ``` \theta(S_1,(t,i)) = (t,2t+i,0) \quad \theta(S_2,(t,j)) = (t,2t+j+1,1) \mathcal{D}_{S_1} = \mathcal{D}_{S_2} = \big\{(t,i) \mid 0 \leq t \leq M-1, \, 0 \leq i \leq N-2\big\} for (t=0; \, t < M; \, t++) { for (i=1; \, i < N-1; \, i++) for (i'=2t+1; \, i' < 2t+N; \, i'++) { S1: B[i] = S0: i=i'-2t; (A[i-1] + A[i] + A[i+1])/3; S1: if (i<N-1) B[i] = for (j=1; \, j < N-1; \, j++) (A[i-1] + A[i] + A[i+1])/3; S2: A[j] = B[j]; S2: if (i>1) A[i-1] = B[i-1]; } ``` Figure 1. Original kernel. Figure 2. transformed kernel. <sup>&</sup>lt;sup>2</sup> However, parallelism inside a tile is possible, as well as hierarchical tiling, which enables to play with the extent of the tiled domain. Parallel execution are also possible by defining a partial execution order, if execution follows the axes defining tiles. Other cases seem possible but with additional complications and approximations. B Darte $\mathcal{E}$ Isoard This means shifting $S_2$ by 1 in the j loop, fusing the i and j loops, then skewing by 2 the inner loop, to get the code of Fig. 2. Then, several tiled code generations are possible depending on how iterators are defined and how tiles are aligned, i.e., what the underlying lattice of the tiling is. With the relation $T_k = \lfloor \frac{i_k}{s_k} \rfloor$ , tiles are aligned with the canonical basis obtained after the transformation $\theta$ (see Fig. 3 for tiles of size $2 \times 3$ , drawn in the original basis to save space). With the "outset" code generation scheme of [31], for tile sizes $s_1 \times s_2$ , we get: For our scheme, it would also be valid to shift, after tiling, the inner tile-loop w.r.t. the outer tile-loop, i.e., to move up or down each column in Fig. 3. #### 2.2 Inter-Tile Data Reuse The inter-tile reuse problem we formalize here is the kernel offloading with optimized remote accesses presented in [2,4], even if other variations are possible. A kernel is tiled and offloaded, tile by tile, to a computing accelerator (a FPGA in [2,4]). Initially, all data are in remote memory, while all computations are performed on the accelerator. Each tile T consists of three successive phases: a loading phase where data are copied from remote memory to local memory, enabling burst communications, then a compute phase where the original computations corresponding to the tile are performed on the local memory, and finally a storing phase where data are copied to remote memory. In addition, all compute (resp. loading and storing) phases are performed in sequence, following the lexicographic order on tile indices. Nevertheless, loads and stores can be done Non-empty $2 \times 3$ tiles drawn w.r.t the original space. Instruction $S_1$ in red. Instruction $S_2$ in green. Are also shown some flow dependences, due to reads of B, at distance (0,1), and reads of A, at distance (1,0), (1,-1), (1,-2) in the (t,i) space. Figure 3. jacobi1d kernel and skewed tiling. concurrently with the computations of other tiles, enabling pipelining, computation/communication overlapping, and execution similar to double buffering. *Inter-tile reuse* makes this possible even when data are both read and written.<sup>3</sup> Then, the "maximal inter-tile data reuse problem" is to define the loading and storing sets Load(T) and Store(T) for each tile T so that a data element is never loaded from remote memory if it is already available in local memory, i.e., if it has already been loaded or computed (as, in this latter case, the remote memory is not necessarily up-to-date). This inter-tile reuse is performed for each tile strip (subspace of tiles corresponding to inner tile dimensions). In [4], a tile strip is one-dimensional, but the technique can be applied to multi-dimensional strips. This choice however impacts the size of the local memory. Note: there are some similarities with the reuse analysis of [17]. Given a "sliding window" of iterations, one analyzes the data that each iteration needs to bring because they were not already present due to previous iterations in the sliding window. But the communications are not coalesced out of the tile, they are still at the iteration level. In other words, this is a reuse analysis at constant (possibly parametric) distance (the sliding window), but with no granularity or scheduling (through tiling) reorganization, which makes the problem different. The technique of [4], based on parametric linear programming [14], consists in performing loads (resp. stores) as late (resp. as soon) as possible, i.e., a data element is loaded just before the first tile that accesses it, if this access is a read, and is stored just after the last tile that writes it. Among all schemes that exploit a full inter-tile reuse in a strip, this tends to reduce the size of the local memory. We illustrate this technique again on the jacobi\_1d\_imper example. Example (cont'd) For the tiling of Fig. 3, a 1D tile strip is vertical, indexed by $T_1 = \lfloor \frac{t}{s_1} \rfloor$ . To simplify explanations, we only consider the array A (the array B is not live-in of a tile strip). We compute the first operation (following the order defined by the tiling) that accesses A[m]. This means computing, with $(i_1,i_2)=(t,i)$ and parameters $M, N, m, T_1$ , the lexicographic minimum of $(T_2,i'_1,i'_2,k,i_1,i_2)$ in a set defined by a disjunction of two conjunctions of affine inequalities derived from the program (iteration domains and access functions): $$\begin{cases} -1 \leq m-i_2 \leq 1, \ 0 \leq i_1 \leq M-1, \ 1 \leq i_2 \leq N-2, \ k=0, \\ i_1'=i_1, \ i_2'=2i_1+i_2, \ 0 \leq i_1'-2T_1 \leq 1, \ 0 \leq i_2'-3I_2 \leq 2 \\ \lor \\ \begin{cases} m=i_2, \ 0 \leq i_1 \leq M-1, \ 1 \leq i_2 \leq N-2, \ k=1, i_1'=i_1, \\ i_2'=2i_1+i_2+1, \ 0 \leq i_1'-2T_1 \leq 1, \ 0 \leq i_2'-3T_2 \leq 2 \end{cases} \end{cases}$$ The first set of constraints corresponds to reads in $S_1$ and specifies that A[m] is A[i-1], A[i], or A[i+1], that iterations in tiles are valid $((T_1, T_2, i'_1, i'_2) \in \mathcal{T}_S)$ , and k = 0 is the third component of $\theta(S_1, (t, i))$ (i.e., $S_1$ is the first executed statement in the loop body). The second set of constraints corresponds to writes <sup>&</sup>lt;sup>3</sup> Without inter-tile reuse, full pipelining of tiles is not always possible if a data is locally written, then read in a subsequent tile. Indeed, one would then need to wait for the data to be stored in remote memory before loading it again. Inter-tile reuse enables to break such a cycle of synchronizations and avoid considering latencies. in $S_2$ (with k=1, i.e., second executed statement in the loop body). The lexicographic minimum is expressed as a disjunction of cases (a QUAST or quasi affine solution tree [14]). Then, all solutions (i.e., leaves of the tree) that correspond to a write operation are removed. Here, all first accesses are reads, no simplification is needed. It remains to project out the variables $i'_1$ , $i'_2$ , $i_1$ , $i_2$ , k, to get a relation between tile index T and array element m, which describes $\operatorname{Load}(T)$ as a union: $$\operatorname{Load}(\boldsymbol{T}) = \begin{cases} m \mid 0 \leq 2T_1 \leq M - 1, \ 2 \leq m \leq N - 1, \ 1 \leq m + 4T_1 - 3T_2 \leq 3 \\ & \cup \\ \{m \mid 0 \leq m \leq 1, \ 3 \leq N, \ 0 \leq 2T_1 \leq M - 1, \ -1 \leq 4T_1 - 3T_2 \leq 1 \} \end{cases}$$ The second set loads the additional A[0] and A[1] for the unique tile in the strip that contains an iteration (t, 1) on its first column (squares in Fig. 3). $\square$ As can be seen from the inequalities involved in the previous example with s = (2,3) (and in the definition of $\mathcal{T}_S$ ), considering the components of the size vector s as parameters generates **quadratic constraints**. In other words, this formulation is inherently not linear in the tile sizes. The goal of this paper is to show that, surprisingly, the problem can nevertheless be solved, both for exact inter-tile reuse (as in the previous example) and with approximations. #### 3 Dealing with Unaligned Tiles The first key idea to break the non-linearity constraint is to represent each tile not with its tile index T defined earlier, but with the index I of its origin (first element in the tile in the lexicographic order). The first difference is that tiles are scanned with loops with increments equal to I when I is used and equal to I when I is used. The second difference is that, when I is used instead of I, the set of elements I in a tile is affine in I: this is the set of all I such that $I \le I \le I + I \le I$ . In other words, parametric analysis inside a tile is possible. This representation is not new, it is used for analysis in PIPS [19, Fig. 6] and for the parametric code generation [31] used for the tiled code of Section 2.1. However, when reasoning with different tiles, the non-linearity is coming back. Indeed, in a given execution, the tile origins I are restricted to the lattice I defined by $I \in I$ iff I = I of I or some integer vector I. The second key idea is to show how these quadratic constraints can nevertheless be ignored, by reasoning on the set of all tiles of size I not just those restricted to I. The inter-tile reuse problem then becomes (piece-wise) affine in I as we will show. Note that, with standard conditions for tiling (i.e., when all dependence distances are non-negative along the dimensions being tiled [21]), if a tiling is valid, any translation of it is valid too. In other words, considering all tile origins $I = s \circ J + I_0$ for some vector $I_0$ defines a valid tiling too. This has the same effect as defining the tiling from the shifted mapping $i \mapsto \sigma(S, i) - I_0$ for all S. Hereafter, we say that two tiles are aligned if they belong to the same tiling. #### 3.1 Exact Approach with Set Equations In Section 2.2, maximal inter-tile data reuse was expressed as a linear programming optimization, following [4]. It can be equivalently formulated with set equations [3], expressed in terms of In(T) and Out(T), the standard *live-in* and *live-out* sets for tile T, as defined for example for array region analysis [10]: $$\begin{aligned} \operatorname{Load}(\boldsymbol{T}) &= \operatorname{In}(\boldsymbol{T}) \setminus \bigcup_{\boldsymbol{T'} \prec \boldsymbol{T}} (\operatorname{In} \cup \operatorname{Out})(\boldsymbol{T'}) = \operatorname{In}(\boldsymbol{T}) \setminus (\operatorname{In} \cup \operatorname{Out})(\boldsymbol{T'} \prec \boldsymbol{T}) \} \\ \operatorname{Store}(\boldsymbol{T}) &= \operatorname{Out}(\boldsymbol{T}) \setminus \bigcup_{\boldsymbol{T'} \succ \boldsymbol{T}} \operatorname{Out}(\boldsymbol{T'}) = \operatorname{Out}(\boldsymbol{T}) \setminus \operatorname{Out}(\boldsymbol{T'} \succ \boldsymbol{T}) \end{aligned}$$ Here, as indicated in the previous formulas, $X(T' \prec T)$ is a shortcut to denote the union of all sets X(T') for all tiles T' executed before T (lexicographic order) in the same tile strip as T. Expressing $X(T' \prec T)$ from X(T') is done simply by adding the constraint $T' \prec T$ and specifying that T' is in the strip where reuse is exploited. The previous set equations state that we load what is live-in for T and not previously live-in (redundant load) or live-out (defined locally), and we store what is live-out, but not again live-out later (redundant store). One could expect to rather subtract Load( $T' \prec T$ ) from Load(T') and Store( $T' \succ T$ ) from Store(T), but such recursive implicit definitions are not usable. We now rephrase these equations when tiles T are represented by their tile origins I as previously explained. We also consider all tiles with size s, not just those whose origins belong to the lattice $\mathcal{L}$ , i.e., even those that will not be executed in a given tiling. These tiles contain valid iterations (which will be executed as part of an aligned tile), but their Load and Store sets will not generate transfers during the execution. We define two relations on tiles: - $-I' \sqsubset_s I$ iff $I' \prec I$ and $I I' \in \mathcal{L}$ . This is equivalent to the lexicographic order $T' \prec T$ for the corresponding tile indices. - $-I' \prec_{\mathbf{s}} I$ iff, for some $k \in [1..n]$ , $I'_i \leq I_i$ for all i < k and $I'_k \leq I_k s_k$ where n is the dimension of I and I'. This is a variation of the lexicographic order. The standard reflexive extensions $\sqsubseteq_s$ and $\preceq_s$ of these relations are clearly partial orders. Fig. 4 shows all tile origins I' strictly smaller (in blue) or strictly larger (in red) than the tile origin I (in yellow), for the orders $\sqsubseteq_s$ and $\preceq_s$ . Note that tiles comparable for $\sqsubseteq_s$ are always aligned with each other. An alternate, maybe more intuitive, definition of $\prec_s$ is as follows: $I' \prec_s I$ iff, in the tiling induced by I (the same is true with I', this is symmetric), every point in the tile I' is executed before any point in the tile I (but I and I' may not be aligned). With tile origins, the previous Load/Store equations can be rewritten as: $$Load(\mathbf{I}) = In(\mathbf{I}) \setminus (In \cup Out)(\mathbf{I'} \sqsubseteq_{\mathbf{s}} \mathbf{I})$$ (1) $$Store(\mathbf{I}) = Out(\mathbf{I}) \setminus Out(\mathbf{I'} \supset_{\mathbf{s}} \mathbf{I})$$ (2) The key is now to show that these sets can also be defined equivalently as: $$Load(\mathbf{I}) = In(\mathbf{I}) \setminus (In \cup Out)(\mathbf{I'} \prec_{\mathbf{s}} \mathbf{I})$$ (3) $$Store(\mathbf{I}) = Out(\mathbf{I}) \setminus Out(\mathbf{I'} \succ_{\mathbf{s}} \mathbf{I})$$ (4) This is not obvious as the contribution of unaligned tiles (i.e., not in the same tiling as I) is also subtracted, thus the Load/Store sets could now be too small. Nicely, these sets **only involve affine constraints** as the relation $\prec_s$ is, by definition, piece-wise affine (this is also the case for a similar "happens-before" relation defined on iteration points). They can thus be computed with a library such as isl [33]. Before proving these formulas, we first illustrate their use. Example (cont'd) The following sets were computed thanks to the isl calculator iscc [34] with the generic script of Fig. 5, for jacobi\_1d\_imper (see Fig. 3). ``` \begin{aligned} \operatorname{Load}(\boldsymbol{I}) &= \{ \mathsf{A}(m) \mid 1 \leq m + 2I_1 - I_2 \leq s_2, \, s_1 \geq 1, \, I_1 \geq 0, \, m \geq 1, \, I_1 \leq -1 + M, \\ &\quad I_2 \geq 2 - s_2 + 2I_1, \, m \leq -1 + N, \, N \geq 3 \} \\ &\cup \{ \mathsf{A}(m) \mid m \geq 1 + I_2, \, m \geq 1, \, M \geq 1, \, m \leq -1 + N, \, I_1 \leq -1, \\ &\quad I_1 \geq 1 - s_1, \, I_2 \geq 2 - s_2, \, N \geq 3, \, m \leq s_2 + I_2 \} \\ &\cup \{ \mathsf{A}(1) \mid I_2 = 1 + 2I_1 \land 0 \leq I_1 \leq -1 + M, \, N \geq 3, \, s_1 \geq 1, \, s_2 \geq 1 \} \\ &\cup \{ \mathsf{A}(m) \mid 0 \leq m \leq 1, \, I_2 = 1 \leq s_2, \, 1 - s_1 \leq I_1 \leq -1, \, M \geq 1, \, N \geq 3 \} \\ &\cup \{ \mathsf{A}(0) \mid 0 \leq I_1 \leq M - 1, \, N \geq 3, \, s_1 \geq 1, \, 1 \leq I_2 - 2I_1 \geq 2 - s_2 \} \\ &\cup \{ \mathsf{A}(0) \mid 1 - s_1 \leq I_1 \leq -1, \, M \geq 1, \, N \geq 3, \, I_2 \geq 2 - s_2, \, I_2 \leq 0 \} \end{aligned} \begin{aligned} \operatorname{Store}(\boldsymbol{I}) &= \{ \mathsf{B}(m) \mid m \geq 1, \, m \geq 2 - 2M + s_2 + I_2, \, m \leq -2 + N, \\ &\quad I_1 \geq 1 - s_1, \, 2 \leq m + 2s_1 + 2I_1 - I_2 \leq 1 + s_2, \, s_1 \geq 1 \} \\ &\cup \{ \mathsf{B}(m) \mid m \geq 1, \, s_1 \geq 1, \, m \leq -2 + N, \, I_1 \leq -1 + M, \, m \leq 1 - 2M + s_2 + I_2, \\ &\quad m \geq 2 - 2s_1 - 2I_1 + I_2, \, I_1 \geq 1 - s_1, \, M \geq 1, \, m \geq 2 - 2M + I_2 \} \end{aligned} \cup \{ \mathsf{A}(m) \mid m \geq 1, \, m \geq 1 - 2M + s_2 + I_2, \, m \leq -2 + N, \\ &\quad I_1 \geq 1 - s_1, \, 1 \leq m + 2s_1 + 2I_1 - I_2 \leq s_2, \, s_1 \geq 1 \} \cup \{ \mathsf{A}(m) \mid m \geq 1, \, s_1 \geq 1, \, m \leq -2 + N, \, I_1 \leq -1 + M, \, m \leq -2M + s_2 + I_2, \\ &\quad m \geq 1 - 2s_1 - 2I_1 + I_2, \, I_1 \leq 1 - s_1, \, M \geq 1, \, m \geq 1 - 2M + I_2 \} \end{aligned} ``` The fact that the array B appears in the Store set may be surprising as B is recomputed in each tile strip (this is why it does not appear in the Load set). This is because the script of Fig. 5 considers each tile strip in isolation. To be able to remove B from the Store set, one would need a similar analysis on tile strips to discover that B is actually overwritten by subsequent tile strips. Then, only the last tile strip should store B, in case it is live-out of the program. It can be checked (e.g., with iscc) that the set Load(I) above is indeed a generalization of the set Load(T) derived earlier for the canonical tiling with s = (2,3). It is the complete expression, parameterized by s, of all cases, **Figure 4.** Orders $\sqsubseteq_s$ and $\preceq_s$ . Points are tile origins. ``` # Inputs Params := [M, N, s_1, s_2] \rightarrow { : s_1 >= 0 and s_2 >= 0 }; Domain := [M, N] -> { # Iteration domains S_1[i_1, i_2] : 1 \le i_2 \le N-2 \text{ and } 0 \le i_1 \le M-1; S_2[i_1, i_2] : 1 \le i_2 \le N-2 \text{ and } 0 \le i_1 \le M-1; } * Params; Read := [M, N] \rightarrow \{ \text{ # Read access functions} \} S_1[i_1, i_2] \rightarrow A[m] : -1 + i_2 \le m \le 1 + i_2; S_2[i_1, i_2] \rightarrow B[i_2]; \} * Domain; Write := [M, N] -> { # Write access functions S_1[i_1, i_2] \rightarrow B[i_2]; S_2[i_1, i_2] \rightarrow A[i_2]; \} * Domain; Theta := [M, N] -> { # Preliminary mapping S_1[i_1, i_2] \rightarrow [i_1, 2 i_1 + i_2, 0]; S_2[i_1, i_2] \rightarrow [i_1, 1 + 2 i_1 + i_2, 1]; }; # Tools for set manipulations Tiling := [s_1, s_2] \rightarrow \{ \# \text{Two dimensional tiling} \} [[I_1, I_2] \rightarrow [i_1, i_2, k]] \rightarrow [i_1, i_2, k]: I_1 \le i_1 \le I_1 + s_1 \text{ and } I_2 \le i_2 \le I_2 + s_2; Coalesce := { [I_1, I_2] \rightarrow [[I_1, I_2] \rightarrow [i_1, i_2, k]] }; Strip := { [I_1, I_2] \rightarrow [I_1, I_2'] }; Prev := { # Lexicographic order [[I_1, I_2] \rightarrow [i_1, i_2, k]] \rightarrow [[I_1, I_2] \rightarrow [i_1', i_2', k']]: i_1' \le i_1 - 1 or (i_1' \le i_1) and i_2' \le i_2 - 1 or (i_1' \le i_1 \text{ and } i_2' \le i_2 \text{ and } k' \le k - 1); TiledPrev := [s_1, s_2] -> { # Special ''lexicographic'' order [I_1, I_2] \rightarrow [I_1', I_2'] : I_1' \leftarrow I_1 - s_1 \text{ or} (I_1' \le I_1 \text{ and } I_2' \le I_2 - s_2) \} * Strip; TiledNext := TiledPrev^-1; TiledRead := Tiling.(Theta^-1).Read; TiledWrite := Tiling.(Theta^-1).Write; # Set/relation computations In := Coalesce.(TiledRead - (Prev.TiledWrite)); Out := Coalesce.TiledWrite; Load := In - ((TiledPrev.In) + (TiledPrev.Out)); Store := Out - (TiledNext.Out); print coalesce (Load % Params); print coalesce (Store % Params); ``` Figure 5. Script iscc for the Jacobi1D example. including incomplete tiles, and even tilings obtained by translation of $\mathcal{L}$ . Note that simply changing the object Strip (see Fig. 5) from {[I\_1,I\_2]->[I\_1,I\_2']} to {[I\_1,I\_2]->[I\_1',I\_2']} gives 2D inter-tile reuse, i.e., in the whole space, as the first dimension is not a fixed parameter anymore. The strict order $\prec_s$ is defined by TiledPrev while Load and Store, at the end of the script, express Eq. (3) and (4). Constraints on parameters or on I can be added in Params, e.g., to get simplified Load/Store sets for complete tiles, for large tiles, etc. Note however that isl uses coalescing heuristics to simplify expressions and, depending on the constraints, the outcome can be simpler or more complicated (although equivalent). Here, replacing $s_1 \geq 0$ by $s_1 > 0$ changes the final expression. To prove that we can use $\prec_s$ (in Eq (3) and (4)) instead of $\sqsubseteq_s$ (in Eq (1) and (2)), we define the concept of *pointwise functions*. This is a bit more than what we need for the proofs, but this concept makes easier to understand the underlying problems, related to the equality (or not) of some unions of images of sets, which will be even more subtle when dealing with approximations. #### 3.2 Pointwise Functions If $\mathcal{A}$ is a set, $\mathcal{P}(\mathcal{A})$ denotes the set of subsets of $\mathcal{A}$ (sometimes also written $2^{\mathcal{A}}$ ). Hereafter, the function F is typically a function such as Out, which maps a tile, i.e., a subset of the tile strip $(\mathcal{A})$ , to a subset of all data elements $(\mathcal{B})$ . **Definition 1.** Let $$\mathcal{A}$$ and $\mathcal{B}$ be two sets, $\mathcal{C} \subseteq \mathcal{P}(\mathcal{A})$ . The function $F : \mathcal{C} \to \mathcal{P}(\mathcal{B})$ is **pointwise** iff there exists $f : \mathcal{A} \to \mathcal{P}(\mathcal{B})$ such that $\forall X \in \mathcal{C}$ , $F(X) = \bigcup_{x \in X} f(x)$ . In other words, a function F is pointwise if the image of any set where F is defined (not necessarily all sets) can be summarized by the contributions (through f) of the points it contains. In our case, $\mathcal{A}$ is the set of iterations in the tile strip to be analyzed and $\mathcal{C}$ is the set of all tiles (aligned or unaligned) intersected with $\mathcal{A}$ . If all written values are live-out, $\operatorname{Out}(I) = \operatorname{Write}(I)$ , the values written in I. Otherwise, this set should be intersected with Liveout, the set of all elements live-out of the tile strip. The function Write is, by definition, pointwise, because it is the union, for all points i in I, of the set of values write(i) written at iteration i. Also, even if $I \mapsto \operatorname{In}(I)$ may not be pointwise, any element read but not written in I is live-in for I, thus $(\operatorname{In} \cup \operatorname{Write})(I) = (\operatorname{Read} \cup \operatorname{Write})(I)$ , which is pointwise, by introducing read(i) the set of points read at iteration i. We get: $$\begin{aligned} \operatorname{Load}(\boldsymbol{I}) &= \operatorname{In}(\boldsymbol{I}) \setminus (\operatorname{In} \cup \operatorname{Write})(\boldsymbol{I'} \sqsubset_{\boldsymbol{s}} \boldsymbol{I}) = \operatorname{In}(\boldsymbol{I}) \setminus \bigcup_{\boldsymbol{I'} \sqsubset_{\boldsymbol{s}} \boldsymbol{I}} \bigcup_{\boldsymbol{i} \in \boldsymbol{I'}} (\operatorname{read} \cup \operatorname{write})(\boldsymbol{i}) \\ &= \operatorname{In}(\boldsymbol{I}) \setminus \bigcup_{\boldsymbol{I'} \prec_{\boldsymbol{s}} \boldsymbol{I}} \bigcup_{\boldsymbol{i} \in \boldsymbol{I'}} (\operatorname{read} \cup \operatorname{write})(\boldsymbol{i}) = \operatorname{In}(\boldsymbol{I}) \setminus (\operatorname{In} \cup \operatorname{Write})(\boldsymbol{I'} \prec_{\boldsymbol{s}} \boldsymbol{I}) \end{aligned}$$ This is because $\cup_{I' \prec_s I} I' = \cup_{I' \sqsubset_s I} I'$ . Indeed, since all tiles aligned with I form a partition of $\mathcal{A}$ , the points covered by the two unions are the same: these are all the points executed before any point in I. The same is true for $\operatorname{Store}(I)$ , which is equal to $\operatorname{Liveout} \cap (\operatorname{Write}(I) \setminus \operatorname{Write}(I' \sqsupset_s I))$ , or equivalently equal to $\operatorname{Liveout} \cap (\operatorname{Write}(I) \setminus \operatorname{Write}(I' \succ_s I))$ . This concludes the proof in the exact case. In summary, because tiles represent points exactly and because the "happensbefore" relation (the fact that a point, resp. a tile, happens, during tiled execution, before another point, resp. tile) can be represented by a piece-wise affine relation, it is possible to perform a parametric analysis of inter-tile data reuse. The equality of the unions of the images for $I' \subset_s I$ and for $I' \prec_s I$ is actually a general property, and even a characterization, of pointwise functions. As the following theorem shows, pointwise functions are exactly those that induce the desired "stability" property on union of sets, i.e., if two unions of sets cover Figure 6. "Double squares" (red), F (image of red & green), non pointwise situations. the same points, then the union of their contributions through F are the same. This a more general property than distributive functions (for $\cup$ ), those for which $F(A \cup B) = F(A) \cup F(B)$ because, in our case, $F(A \cup B)$ may not be defined. **Theorem 1.** $F: \mathcal{C} \to \mathcal{P}(\mathcal{B})$ is pointwise if and only if $\forall \mathcal{C}' \subseteq \mathcal{C}, \ \forall \mathcal{C}'' \subseteq \mathcal{C}, \ \bigcup_{X \in \mathcal{C}'} X = \bigcup_{X \in \mathcal{C}''} X \Rightarrow \bigcup_{X \in \mathcal{C}'} F(X) = \bigcup_{X \in \mathcal{C}''} F(X).$ Note that the previous property on unions is equivalent to $\forall X \in \mathcal{C}, \ \forall \mathcal{C}' \subseteq \mathcal{C}, \ X \subseteq \bigcup_{X' \in \mathcal{C}'} X' \Rightarrow F(X) \subseteq \bigcup_{X' \in \mathcal{C}'} F(X')$ , i.e., if a set is covered by a union of sets, then its image is contained in the union of the images of these sets. A third equivalent characterization is possible, which explicitly builds a function f for a pointwise function F. If F and G are from C to $\mathcal{P}(\mathcal{B})$ , we write $F \subseteq G$ if $\forall X \in C$ , $F(X) \subseteq G(X)$ . Theorem 2 also identifies the "largest" pointwise under-approximation of F. All missing proofs are provided in the appendix. **Theorem 2.** For $F: \mathcal{C} \subseteq \mathcal{P}(\mathcal{A}) \to \mathcal{P}(\mathcal{B})$ , let $F_{\circ}$ be the pointwise function defined from $f_{\circ}(x) = \bigcap_{Y \in \mathcal{C}, x \in Y} F(Y)$ . Then $F_{\circ}$ is the largest pointwise underapproximation of F, i.e., $F_{\circ} \subseteq F$ and, if F' is pointwise, $F' \subseteq F \Rightarrow F' \subseteq F_{\circ}$ . In particular, F is pointwise if and only if $F = F_{\circ}$ . To get the intuition for these concepts, it is simpler to consider objects more general than rectangular tiles. Let $\mathcal{C}$ be the set of all possible "double squares" (in 2D) defined as two diagonally-neighboring squares as depicted on the left of Fig. 6 (red points in two boxes). Suppose each point i has an image f(i). If F(I) is defined for a "double-square" I as the union of all f(i) for $i \in I$ , it is pointwise by definition. Now, suppose F(I) is defined as the union of all f(i) for i in the convex hull of I (red + green points). The first situation on the right of Fig. 6 shows that each point i is included in two "double-squares" whose images by F have only f(i) in common. Thus $F_0$ is not equal to F (the image of green points are missing) unless f has some additional property and, according to Theorem 2, F is not pointwise. The second situation on the right of Fig. 6 shows that a "double-square" is fully contained in two "double-squares", but the image of its green points (if f is injective) is not covered by the image of these two "double-squares" so, according to Theorem 1, F is not pointwise. #### 3.3 The Case of Approximations We will use the previous properties of pointwise functions for approximations. There are at least four reasons why approximations of the various sets In, Out, Load, and Store may be used in an automatic code analyzer and optimizer. - The execution of S at iteration i is not guaranteed, for example when it depends on a non-analyzable (e.g., data-dependent) if condition. - The access functions are not fully analyzable (e.g., indirect accesses). - The In/Out sets are approximated on purpose (e.g., they are restricted to polyhedra or hyper-rectangles) due to the algorithms used for analysis. - The Load/Store sets are approximated to make them simpler, or to get transfer sets of some special form (e.g., vector/array communications). In the first two cases, the approximation is pointwise, so the Read/Write functions remain pointwise. In the last two cases, it is more likely that In $\cup$ Out is not pointwise anymore. We first recall and extend the principles stated in [3] for approximations, assuming that the sets $\overline{\ln}$ , $\overline{\text{Out}}$ , and $\overline{\text{Out}}$ are given such that $\overline{\ln(I)} \subseteq \overline{\ln(I)}$ and $\overline{\text{Out}}(I) \subseteq \overline{\text{Out}}(I) \subseteq \overline{\text{Out}}(I)$ . Here, the under-approximations (that could benefit from [10,32]) are not used for correctness, only for accuracy. **Non-Parametric Case.** The first step is to define the Store sets, as exactly as possible from the Out sets, i.e., the sets of data possibly written: $$Store(\mathbf{I}) = Liveout \cap (\overline{Out}(\mathbf{I}) \setminus \overline{Out}(\mathbf{I'} \supset_{\mathbf{s}} \mathbf{I}))$$ (5) Then, any over-approximation $\overline{\text{Store}}(I)$ of $\overline{\text{Store}}(I)$ can be used. Eq. (5) means that a possibly-defined element is always stored to remote memory, in case it is indeed written at runtime. But what if this is not the case? We add it to the set of input elements so that its initial value is stored back instead of garbage: $$\overline{\operatorname{In}}'(\boldsymbol{I}) = \overline{\operatorname{In}}(\boldsymbol{I}) \cup (\overline{\operatorname{Store}}(\boldsymbol{I}) \setminus \underline{\operatorname{Out}}(\boldsymbol{I})) \tag{6}$$ Following [3, Thm. 3], loads are defined, as exactly as possible, from the sets Out, $\overline{\text{Out}}$ , and $\overline{\text{In}}'$ (i.e., after $\overline{\text{Store}}$ is defined). They are valid if for any tile I: $$\operatorname{Load}(\mathbf{I'} \sqsubseteq_{\mathbf{s}} \mathbf{I}) \text{ contains } \overline{\operatorname{Ra}}(\mathbf{I}) = \overline{\operatorname{In}}'(\mathbf{I}) \setminus \underline{\operatorname{Out}}(\mathbf{I'} \sqsubseteq_{\mathbf{s}} \mathbf{I})$$ (7) $$Load(\mathbf{I}) \cap \overline{Out}(\mathbf{I'} \sqsubset_{\mathbf{s}} \mathbf{I}) = \emptyset$$ (8) Eq. (7) means that all data possibly defined outside of the tile strip – the remote accesses $\overline{\text{Ra}}(I)$ – have to be loaded before I. Eq. (8) means that data possibly defined earlier in the tile strip should not be loaded, as this could overwrite some valid data. Eq. (9) below gives a non-recursive definition of Load(I), simpler (and more usable) than the formula of [3, Thm. 6] (although it is equivalent): $$\operatorname{Load}(\boldsymbol{I}) = \overline{\operatorname{Ra}}_{\boldsymbol{I}} \cap ((\overline{\operatorname{In}}' \cup \overline{\operatorname{Out}})(\boldsymbol{I}) \setminus (\overline{\operatorname{In}}' \cup \overline{\operatorname{Out}})(\boldsymbol{I'} \sqsubset_{\boldsymbol{s}} \boldsymbol{I}))$$ (9) where $\overline{\text{Ra}}_{I}$ denotes all remote accesses for the tile strip w.r.t. I, i.e., the union of all $\overline{\text{Ra}}(I')$ , as defined in Eq. (7), for all I' that belong to the same tiling as I. The mechanism of Eq. (9) is actually simple: unlike for the exact case, a remote access live-in for I (i.e., in $\overline{\ln}'(I)$ ) cannot be loaded just before I if it may be written earlier (i.e., in $\overline{\operatorname{Out}}(I' \sqsubset_s I)$ ). Otherwise, the load will erase the right value if, at runtime, it was indeed written earlier. Instead, the trick is to load the element before the first tile I' that may write it. This way, either the value is defined locally and the read in I gets this value, or it is not defined and the read gets the original value. Thm. 3 (proof in the appendix) states more formally the correctness and exactness of Eq. (9). Then, any over-approximation $\overline{\operatorname{Load}}(I)$ of this "exact" $\operatorname{Load}(I)$ can be used (even if it may induce some useless loads) as long as it still satisfies $\overline{\operatorname{Load}}(I) \cap \overline{\operatorname{Out}}(I' \sqsubset_s I) = \emptyset$ , as required by Eq. (8). **Theorem 3.** Eq. (9) defines valid loads, which are "exact" w.r.t. the $\overline{\ln}$ , Out, and Out sets (no useless or redundant loads) and performed as late as possible. We write $\Delta F$ the function defined from F by $\Delta F(I) = F(I) \setminus F(I' \sqsubseteq_s I)$ . Then, with $F = \overline{\ln}' \cup \overline{\operatorname{Out}}$ , we get $\operatorname{Load}(J) = \overline{\operatorname{Ra}}_I \cap \Delta F(J)$ for all J aligned with I. **Parametric Case.** Our goal is to reformulate Eq. (5) and (9) so that the Store and Load sets can be computed with the tile sizes s as parameter. Can we just replace the order $\sqsubseteq_s$ by $\preceq_s$ as in the exact case (Section 3.1)? No. Doing so may, in general, be incorrect, resulting in missing loads or stores for I, if subtracting the contribution of unaligned tiles (i.e., those that will not be executed) remove additional elements. This is where pointwise functions come, again, into play. The easy case is when approximations are at the level of iterations, i.e., the accesses of each iteration i are approximated with $\underline{\text{write}}(i) \subseteq \overline{\text{write}}(i) \subseteq \overline{\text{write}}(i)$ and read $(i) \subseteq \overline{\text{read}}(i)$ , resulting in pointwise functions Write, Write, and Read. If the sets Out, In, then Store are derived from Write and Read with no further approximation, then, as for the exact case, $\overline{\text{Out}}$ and $\overline{\text{In}}' \cup \overline{\text{Out}}$ are pointwise too. Thus, a Store(I) can be computed with Eq. (5), in a parametric way, with $\succ_s$ instead of $\square_s$ . The same is true for the central part of Load(I) in Eq. (9) with $\prec_s$ instead of $\sqsubseteq_s$ . It remains to compute $\overline{\text{Ra}}_I$ from $\overline{\text{Ra}}(I) = \overline{\text{In}}'(I) \setminus \underline{\text{Out}}(I' \sqsubseteq_s I)$ . As the tiles in $\mathcal{L}$ cover the whole iteration space, $\overline{Ra}_{I}$ is the set of all data that are maybe read (or written for stores) and possibly not written before, i.e., livein for the tile strip, for the schedule induced by the tiling aligned with I. But if the mapping $\theta$ used for tiling was considered legal with the same pointwise approximation of reads and writes, then any shifted tiling (with standard validity conditions) preserves anti, flow, and output dependences, thus $\overline{Ra}_{I}$ does not depend on I. It is even equal to the live-in data for the tile strip when considering the original order of the code and, thus, can be computed, independently on s. The previous approach can be used when Load/Store sets are computed "exactly" but from a pointwise approximation of accesses. We now consider the case where, in addition to this pointwise approximation, even the sets $\overline{\text{Out}}$ , $\overline{\text{In}}$ , $\overline{\text{Store}}$ , and $\overline{\text{Load}}$ can be over-approximated further, for whatever reason. For example, $\overline{\text{Store}}(I)$ can contain data that are not even in $\overline{\text{Out}}$ or $\overline{\text{In}}$ , and thus not remote in the strict sense. However, transfers still need to be correct. We first consider how to handle $\overline{\text{Out}}$ in Eq. (5) and $\overline{\text{In}}' \cup \overline{\text{Out}}$ in Eq. (9), which, a priori, have no reason to be pointwise. We deal with the computation of $\overline{\text{Ra}}_I$ later. We first mention an interesting intermediate situation that works with no further difficulties, even if the approximations are not pointwise. If a pointwise function F is over-approximated through its domain (the iterations) instead of its range (the data), i.e., $\overline{F}(I) = F(\overline{I})$ with $I \subseteq \overline{I}$ , then it may be the case that, when computing the unions (either with $\sqsubseteq_s$ or $\prec_s$ ), no new iterations are added with the approximated domains. This is what happens with the approximated "double-squares" of Fig. 6, typical from parallel tiles. Then $\overline{F}(I' \sqsubseteq_s I)$ equals: $$\bigcup_{\boldsymbol{I}' \sqsubset_{\boldsymbol{s}} \boldsymbol{I}} \bigcup_{\boldsymbol{i} \in \overline{\boldsymbol{I}'}} f(\boldsymbol{i}) = \bigcup_{\boldsymbol{I}' \sqsubset_{\boldsymbol{s}} \boldsymbol{I}} \bigcup_{\boldsymbol{i} \in \boldsymbol{I'}} f(\boldsymbol{i}) = \bigcup_{\boldsymbol{I}' \prec_{\boldsymbol{s}} \boldsymbol{I}} \bigcup_{\boldsymbol{i} \in \boldsymbol{I'}} f(\boldsymbol{i}) = \bigcup_{\boldsymbol{I}' \prec_{\boldsymbol{s}} \boldsymbol{I}} \bigcup_{\boldsymbol{i} \in \overline{\boldsymbol{I}'}} f(\boldsymbol{i}) = \overline{F}(\boldsymbol{I'} \prec_{\boldsymbol{s}} \boldsymbol{I})$$ In this case, even without pointwise functions, parametric approximations can be designed, with a careful analysis of the "shape" (the sets $\bar{I}$ ) of approximations. But, this situation does not cover the case where approximations are made in the range of F and cannot be converted into approximations in the domain of F, as it is the case for pointwise functions. We now address this general case. The key point for approximation is that loading earlier and storing later always keeps correctness. As noticed earlier, Load(I) has the form $\overline{\text{Ra}}_I \cap \Delta F(I)$ with $\Delta F(I) = F(I) \setminus F(I' \sqsubseteq_s I)$ , thus $\Delta F(I' \sqsubseteq_s I) = F(I' \sqsubseteq_s I)$ . If we define $F^{\circ}$ pointwise such that $F \subseteq F^{\circ}$ , then $\Delta F(I' \sqsubseteq_s I) \subseteq \Delta F^{\circ}(I' \sqsubseteq_s I)$ , i.e., possibly more data are loaded (but no load is delayed), thus the validity condition of Eq. (7) is satisfied with $\overline{\text{Ra}}_I \cap \Delta F^{\circ}$ . The same is true for Store(I) with $\exists_s$ : possibly more data are stored but no store is advanced. Finally, Eq. (8) is satisfied too as $\overline{\text{Out}}(I' \sqsubseteq_s I) \subseteq F(I' \sqsubseteq_s I) \subseteq F^{\circ}(I' \sqsubseteq_s I)$ , which is subtracted in $\Delta F^{\circ}$ . Thus, such an over-approximation mechanism (making F bigger) is always valid. Thm. 4 below shows how to build such a function $F^{\circ}$ with the additional property that loads in $\Delta F$ that correspond to "pointwise loads" are still loaded for the same tile with $\Delta F^{\circ}$ , i.e., not earlier (thus with no lifetime increase). Indeed, the goal is to try to avoid the naive solution where all data are loaded (resp. stored) before (resp. after) the whole computation of the tile strip. **Theorem 4.** Let C be the set of all tiles of size $\mathbf{s}$ and $F: C \to \mathcal{P}(\mathcal{B})$ . Define $F^{\circ}$ by $F^{\circ}(\mathbf{I}) = \bigcup_{\mathbf{J}, \mathbf{I} \in \mathbf{J}} F(\mathbf{J})$ , where $\mathbf{I} \in \mathbf{J}$ means that $\mathbf{I}$ is in the tile with origin $\mathbf{J}$ . Then $F \subseteq F^{\circ}$ and $F^{\circ}$ is pointwise. Moreover, if y is such that $\forall \mathbf{I}, y \in F(\mathbf{I}) \Rightarrow y \in F_{\circ}(\mathbf{I})$ ( $F_{\circ}$ is defined in Thm. 2), then $\forall \mathbf{I}, y \in \Delta F^{\circ}(\mathbf{I}) \Rightarrow y \in \Delta F(\mathbf{I})$ , i.e., over-approximating F by $F^{\circ}$ does not load "pointwise" elements earlier. The same technique can be used for $\operatorname{Store}(\boldsymbol{I})$ but with an expression such as $F^{\circ}(\boldsymbol{I}) = \bigcup_{\boldsymbol{J},\boldsymbol{J} \in \boldsymbol{I}} F(\boldsymbol{J})$ . It remains to see what to do with the set $\overline{\operatorname{Ra}}_{\boldsymbol{I}}$ . We can compute, with $\boldsymbol{s}$ as parameter, $\overline{\operatorname{Ra}}(\boldsymbol{I}) = \overline{\operatorname{In}}(\boldsymbol{I}) \setminus \underline{\operatorname{Out}}(\boldsymbol{I'} \prec_{\boldsymbol{s}} \boldsymbol{I})$ , thus replacing $\sqsubseteq_{\boldsymbol{s}}$ by $\prec_{\boldsymbol{s}}$ . We get a priori a smaller set, which could be problematic because of the intersection in Eq. (9). However, it is still correct and, actually, even more precise. Indeed, as Out is exact, we have $\overline{\operatorname{In}}'(\boldsymbol{I}) \setminus \operatorname{Out}(\boldsymbol{I'} \sqsubseteq_{\boldsymbol{s}} \boldsymbol{I}) = \overline{\operatorname{In}}'(\boldsymbol{I}) \setminus \operatorname{Out}(\boldsymbol{I'} \prec_{\boldsymbol{s}} \boldsymbol{I})$ and what is actually important in Eq. (7) is that this set is indeed loaded. Thus, considering $\overline{\text{Ra}}(I) = \overline{\ln}(I) \setminus \underline{\text{Out}}(I' \prec_s I)$ in Eq. (7) is fine as it is a superset. Finally, to compute $\overline{\text{Ra}}_I = \bigcup_{J,J-I \in \mathcal{L}} \overline{\text{Ra}}(J)$ , we drop the lattice constraint. If $\overline{\text{Ra}}$ is not pointwise, we get a possibly larger set: this is suboptimal, but correct. This completes the theory for parametric tiling with inter-tile reuse and approximations. In practice, it needs to be adapted to each approximation scheme but it still provides some general mathematical means to reason on the correctness of approximations for parametric tiling. A possible approximation (to reduce complexity) consists in removing, in all intermediate computations such as Out, Store, In', all existential variables (projection) and to manipulate only integer points in polyhedra. Another possibility is to rely on array region analysis techniques [10]. This is left for future work. We point out however that generalizing such a parametric inter-tile reuse to more general tilings, where tiles (rectangular or not) are not executed following the axes that define them, will be more difficult if the iteration space covered by tiles that "happen before" a given tile cannot be defined by a piece-wise affine relation. One can still define approximations, even not necessarily pointwise, as long as $(\overline{\operatorname{In}}' \cup \overline{\operatorname{Out}})(I' \prec_s I) = (\overline{\operatorname{In}}' \cup \overline{\operatorname{Out}})(I' \sqsubset_s I)$ (and similar equalities), as illustrated with the "double-squares" of Fig. 6. However such approximations are more difficult to define systematically and may require unacceptable (i.e., too rough) additional over-approximations. #### 4 Next Step: Deriving Local Memory Sizes One of the interests of computing the Load/Store sets in a parametric fashion is that, now, the size of the resulting local memory (e.g., obtained by bounding boxes or lattice-based array contraction [13]) can also be computed in a parametric fashion. Such a parametric scheme seems almost mandatory in a context such as described in [4,29], for HLS from C to FPGA. Indeed, as explained in [4], some manual (though systematic) changes must be done to the tiled code so that it is accepted by the HLS tool. Doing these changes for all interesting tile sizes is not reasonable. Also, as explained in [29], identifying the right tile sizes may require executions of multiple scenarios. Parametric code generation would help speeding up such a design space exploration. With this parametric inter-tile reuse, combined with parametric code generation [31] and buffer sizing [1], one should be able to derive a fully automatic scheme, with parametric tile sizes. This also makes the design and use of analytical cost models possible, in particular to explore hierarchical tiling, which impacts the local memory size. To illustrate such applications, we extended the buffer sizing of [1] – which requires lifetime information of array elements to use memory reuse for array contraction – to the case where s is a parameter, and for partial orders of computations, e.g., those expressing pipeline executions. As for inter-tile reuse, we consider all tiles, not just those aligned w.r.t. a given lattice. Again, one can make sure that no rough approximation is performed that would result in an over-estimated memory size. These results are out of the scope of this paper. We only report here some examples, for two schedules, as illustration. The first schedule performs all computations in sequence: tiles are serialized and each tile performs its loads, then its computations, then its stores before a new tile is computed. The second one is a double-buffering-style schedule (in each tile strip) defined with the following precedences: a) if $I_1$ , $I_2$ , $I_3$ are three successive tiles for $\sqsubseteq_s$ , transfer requests are serialized as $\operatorname{Load}(I_2) \to \operatorname{Store}(I_1) \to \operatorname{Load}(I_3) \to \operatorname{Store}(I_2) \to \ldots$ , b) tile computations are done sequentially following $\sqsubseteq_s$ , and c) each tile I loads its set $\operatorname{Load}(I)$ , then computes, then stores its set $\operatorname{Store}(I)$ . All other overlappings (in particular parallelism between computations and transfers) can arise at runtime, achieving a kind of double-buffering-style computation. Example (cont'd) The jacobi\_1d\_imper code of Fig. 1 has two parameters N and M defining the loop bounds. The proposed tiling has also two tile size parameters $s_1$ and $s_2$ . There could be a 5th parameter to specify each tile strip, but we chose to derive mappings valid for all tile strips (as for all examples hereafter). After Load/Store analysis and memory folding with modulos, we get (after simplification) to following sizes for A and B, for the sequential schedule: ``` - \operatorname{size}(B) = \min(N - 2, 2M + s_2 - 1, 2s_1 + s_2 - 1). - \operatorname{size}(A) = \min(N, 2M + s_2, 2s_1 + s_2). ``` and, with the pipeline schedule: ``` \begin{array}{l} -\ \mathrm{size}(\mathtt{B}) = \min(N-2, 2M+2s_2-2, 2s_1+2s_2-2). \\ -\ \mathrm{size}(\mathtt{A}) = \min(N, 2M+2s_2, 2s_1+2s_2). \end{array} ``` These expressions are actually expressed as disjunctions, each term that contributes to the minimum being specified by conditions on parameters. One can also of course easily retrieve (this time in a parametric fashion) the expression of the memory size for the product of 2 polynomials analyzed in [4]. We are currently working on an automated implementation of the described algorithm with isl, with an integration into PPCG [35], an optimizer for GPUs. For the moment, we manually adapted an iscc script for each PolyBench [30] example. The results are given in Table 1 (see appendix). The transformations $\theta$ were given by the isl scheduler, which gives results similar to those of Pluto [28]. We tiled the largest consecutive tilable dimensions (underlined in Table 1) for which dependences are nonnegative. Some examples were omitted, either because the schedule provided by isl did not exhibit any "tileability" $^4$ – at least without preliminary transformations such as array expansion –, or simply because they had too many instructions $^5$ or variables $^6$ and will not fit in the table anyway (these examples were not tried: they may – but maybe not – reveal complexity issues, which will be explored with the automatic implementation in isl, as well as different approximation schemes). Moreover, in Table 1, <sup>&</sup>lt;sup>4</sup> Kernels durbin, ludcmp, cholesky, and symm <sup>&</sup>lt;sup>5</sup> Kernels adi, fdtd-apml, gramschmidt, 2mm, 3mm, correlation, and covariance <sup>&</sup>lt;sup>6</sup> Kernels bicg, gemver, and gesummv parameters were restricted so that each kernel domain contains at least one strip with at least two consecutive full tiles, and tile sizes are at least 2: this avoids many special cases (their generation is possible however) that, again, would not fit in the table. The results shown in Table 1 are the array sizes after memory folding. We computed a memory allocation compatible for all tile strips, depending on the program parameters and the counters of the loops surrounding the tiled loops. Another choice could have been to compute a memory allocation depending on the strip, potentially saving space for boundary strips. The memory size was computed for both sequential and pipelined (double buffering) execution with inter-tile data reuse, using the successive modulo approach of Lefebvre and Feautrier [26]. We are still working on the approximations, not provided in the table, as well as on techniques to speed-up and simplify both the expressions of intermediate sets such as $\overline{\ln}'$ and the final ones such as $\overline{\text{Load}}$ and memory sizes. Double buffering, as expected, usually doubles the local memory size in terms of the innermost tile size. Some arrays require almost all data to be live during a strip, thus causing the whole array to be stored into local memory (e.g., x in trisolv). Furthermore, modulo allocation has limitations. It is really apparent on floyd\_warshall where memory conflicts are spread in such a way that only a modulo bigger than k+1 and n-k on both dimensions is valid. Thus, while the number of conflicting memory addresses is proportional to the tile area, the allocation is not. A tighter memory allocation could be obtained with a piecewise modulo allocation scheme, allocating accesses to path[i,k] and path[k,j] differently from the accesses to path[i,j]. More generally, it is more likely that automating such schemes, with pipelining, parallelism, and hierarchical transfers, will require more advanced communication and allocation strategies. #### 5 Conclusion This work provides the first parametric solution for generating memory transfers with data reuse when a kernel is offloaded to a distant accelerator, tile by tile after loop tiling, and when all intermediate results are stored locally on the accelerator. In this case, when a value has been loaded or defined in a previous tile, it is read from the local memory and not loaded from the remote memory, which is not yet up-to-date. Our solution is parametric in the sense that we can derive the copy-in/copy-out sets for each tile, exploiting both intra- and inter-tile data reuse, with tile sizes as parameters. Such a result is quite surprising as parametric tiling is often considered as necessarily involving quadratic constraints, i.e., not analyzable within the polyhedral model. We solve it in an affine way with a different reasoning that considers, in the analysis, all (unaligned) possible tiles obtained by translation and not just the tiles of a given tiling. A similar technique can be used to parameterize the computations of local memory sizes, thanks to parametric lifetime analysis and array contraction with parametric modulos (or bounded boxes), even for pipeline schedules similar to double buffering. This reasoning can also be extended in the case of approximations, which are needed when dealing with kernels that are not fully affine, or because approximations of communications are desired for code simplicity, complexity issues, or architectural constraints (e.g., vector communication). The main difficulty with approximation is that, when some data can be both read and written, loading blindly from remote memory, in an over-approximate way, is not safe as it may not be up-to-date. We address the problem thanks to the introduction of the concept of pointwise functions, well suited to deal with unaligned tiles. This concept may be useful for other applications linked to extensions of the polyhedral model as it turns out to be fairly powerful. For the moment, our study provides the mathematical foundations to discuss the correctness of approximation techniques that still need to be designed, even if some simple schemes are already possible. The full implementation, from the analysis down to code generation, is still a development challenge. Full experiments will be needed to validate the approach and help designing cost models for tile size selection. Nevertheless, the different performance studies with inter-tile data reuse for GPUs [17,18,35] or FPGAs [4,29], for non-parametric tile sizes, already demonstrate its interest. "Guessing" the right size of the tiles can be laborious, especially when dealing with multi-level tiling and multi-level caches. The search space can become so wide that even iterative compilation might not be sufficient. As said, our parametric technique provides a direct expression of the copy-in/copy-out sets for each tile, and can then be used for performing array contraction on the accelerator still in a parametric fashion. It is only with such a parametric description that we can hope to design cost models for compile-time tile size selection in the context of tiling with inter-tile data reuse. Such static compilation techniques could then be integrated on top of intermediate languages such as OpenACC or OpenCL, or directly generate lower-level code, providing an automatic way to derive blocking algorithms for accelerators. Other applications are certainly possible, as soon as data reuse among tiles or pages has to be analyzed. Acknowledgements We thank Sven Verdoolaege for his help in using isl and iscc as well as for his suggestion that set differences and relations could solve the non-parametric problem as efficiently as linear programming optimizations [4]. #### References - 1. Christophe Alias, Fabrice Baray, and Alain Darte. Bee+Cl@k: An implementation of lattice-based array contraction in the source-to-source translator Rose. In ACM SIGPLAN/SIGBED Conference on Languages, Compilers, and Tools for Embedded Systems (LCTES'07), San Diego, June 2007. - Christophe Alias, Alain Darte, and Alexandru Plesco. Optimizing DDR-SDRAM communications at C-level for automatically-generated hardware accelerators. An experience with the Altera C2H HLS tool. In 21st IEEE Int. Conf. on Application-specific Systems, Architectures and Processors (ASAP'10), pages 329–332, Rennes, July 2010. IEEE Computer Society. - 3. Christophe Alias, Alain Darte, and Alexandru Plesco. Kernel offloading with optimized remote accesses. Technical Report RR-7697, Inria, July 2011. - 4. Christophe Alias, Alain Darte, and Alexandru Plesco. Optimizing remote accesses for offloaded kernels: Application to HLS for FPGA. In *Design, Automation and Test in Europe (DATE'13)*, pages 575–580, Grenoble, March 2013. - Muthu Manikandan Baskaran, Uday Bondhugula, Sriram Krishnamoorthy, J. Ramanujam, Atanas Rountev, and P. Sadayappan. Automatic data movement and computation mapping for multi-level parallel architectures with explicitly managed memories. In 13th ACM SIGPLAN Symp. on Principles and Practice of Parallel Programming (PPoPP'08), pages 1–10, 2008. - Muthu Manikandan Baskaran, Nicolas Vasilache, Benoît Meister, and Richard Lethin. Automatic communication optimizations through memory reuse strategies. In 17th ACM SIGPLAN Symposium on Principles and Practice of Parallel Programming (PPoPP'12), pages 277-278, New Orleans, February 2012. - Uday Bondhugula, Albert Hartono, J. Ramanujam, and P. Sadayappan. A practical automatic polyhedral parallelizer and locality optimizer. In ACM International Conference on Programming Languages Design and Implementation (PLDI'08), pages 101–113, Tucson, June 2008. - 8. Srinivas Boppu, Franck Hannig, and Jürgen Teich. Loop program mapping and compact code generation for programmable hardware accelerators. In 24th Int. Conference on Application-Specific Systems, Architectures and Processors (ASAP'13), pages 10–17, Washington, DC, June 2013. - Mathias Bourgoin, Emmanuel Chailloux, and Jean Luc Lamotte. Efficient abstractions for GPGPU programming. *International Journal of Parallel Programming*, 42(4):583–600, 2014. - 10. Béatrice Creusillet and François Irigoin. Interprocedural array region analyses. In *International Workshop on Languages and Compilers for Parallel Computing* (LCPC'96), volume 1033 of LNCS, pages 46–60. Springer, 1996. - Alain Darte and Alexandre Isoard. Parametric tiling with inter-tile data reuse. In Sanjay Rajopadhye and Sven Verdoolaege, editors, 4th International Workshop on Polyhedral Compilation Techniques (IMPACT'14), Vienna, Austria, January 2014. - 12. Alain Darte and Alexandre Isoard. Exact and Approximated Data-Reuse Optimizations for Tiling with Parametric Sizes. In 24th International Conference on Compiler Construction (CC'15), part of ETAPS'15, London, United Kingdom, April 2015. - 13. Alain Darte, Robert Schreiber, and Gilles Villard. Lattice-based memory allocation. *IEEE Transactions on Computers*, 54(10):1242–1257, October 2005. - 14. Paul Feautrier. Parametric integer programming. RAIRO Recherche Opérationnelle, 22(3):243-268, 1988. Corresponding software tool PIP: http://www.piplib.org/. - 15. Paul Feautrier and Christian Lengauer. The polyhedron model. In David Padua, editor, *Encyclopedia of Parallel Programming*. Springer, 2011. - Georgios I. Goumas, Maria Athanasaki, and Nectarios Koziris. An efficient code generation technique for tiled iteration spaces. *IEEE Transactions on Parallel and Distributed Systems*, 14(10):1021–1034, 2003. - 17. Armin Größlinger. Precise management of scratchpad memories for localising array accesses in scientific codes. In 18th International Conference on Compiler Construction (CC'09), pages 236–250, 2009. - 18. Serge Guelton, Mehdi Amini, and Béatrice Creusillet. Beyond do loops: Data transfer generation with convex array regions. In Hironori Kasahara and Keiji Kimura, editors, International Workshop on Languages and Compilers for Parallel Computing (LCPC'13), volume 7760 of LNCS, pages 249–263. Springer, 2013. - 19. Serge Guelton, Ronan Keryell, and François Irigoin. Compilation pour cible hétérogènes: automatisation des analyses, transformations et décisions nécessaires. In 20ème Rencontres Françaises du Parallélisme (Renpar'11), Saint Malo, France, May 2011. - Albert Hartono, Muthu Manikandan Baskaran, J. Ramanujam, and P. Sadayappan. DynTile: Parametric tiled loop generation for parallel execution on multicore processors. In 24th IEEE International Symposium on Parallel and Distributed Processing (IPDPS'10), pages 1–12, Atlanta, April 2010. - 21. François Irigoin and Rémi Triolet. Supernode partitioning. In 15th ACM SIGPLAN-SIGACT Symposium on Principles of Programming Languages (POPL'88), pages 319–329, San Diego, California, 1988. ACM. - 22. Ilya Issenin, Erik Borckmeyer, Miguel Miranda, and Nikil Dutt. DRDU: A data reuse analysis technique for efficient scratch-pad memory management. ACM Transactions on Design Automation of Electronics Systems (ACM TODAES), 12(2), April 2007. Article 15. - 23. Mahmut Kandemir, Ismail Kadayif, Alok Choudhary, J. Ramanujam, and Ibrahim Kolcu. Compiler-directed scratch pad memory optimization for embedded multiprocessors. *IEEE Transactions on VLSI Systems*, 12(3):281–287, March 2004. - Jungwon Kim, Honggyu Kim, Joo Hwan Lee, and Jaejin Lee. Achieving a single compute device image in OpenCL for multiple GPUs. In 16th ACM Symposium on Principles and Practice of Parallel Programming (PPoPP'11), pages 277–288. ACM, 2011. - 25. Seyong Lee and Rudolf Eigenmann. OpenMPC: Extended OpenMP programming and tuning for GPUs. In ACM/IEEE International Conference for High Performance Computing, Networking, Storage and Analysis (SC'10), pages 1–11. IEEE Computer Society, 2010. - Vincent Lefebvre and Paul Feautrier. Automatic storage management for parallel programs. Parallel Computing, 24:649-671, 1998. - 27. Sreepathi Pai, R. Govindarajan, and Matthew J. Thazhuthaveetil. Fast and efficient automatic memory management for GPUs using compiler-assisted runtime coherence scheme. In 21st International Conference on Parallel Architectures and Compilation Techniques (PACT'12), pages 33–42. ACM, 2012. - 28. PLUTO: An automatic polyhedral parallelizer and locality optimizer for multicores. http://pluto-compiler.sourceforge.net. - Louis-Noël Pouchet, Peng Zhang, P. Sadayappan, and Jason Cong. Polyhedral-based data reuse optimization for configurable computing. In ACM/SIGDA International Symposium on Field Programmable Gate Arrays (FPGA'13), pages 29–38. ACM, 2013. - 30. Louis-Noël Pouchet. PolyBench/C, the polyhedral benchmark suite. http://sourceforge.net/projects/polybench/. - 31. Lakshminarayanan Renganarayanan, DaeGon Kim, Sanjay V. Rajopadhye, and Michelle Mills Strout. Parameterized tiled loops for free. In *ACM SIGPLAN 2007 Conference on Programming Language Design and Implementation (PLDI'07)*, pages 405–414, San Diego, June 2007. - 32. Ramakrishna Upadrasta and Albert Cohen. Sub-polyhedral scheduling using (unit-) two-variable-per-inequality polyhedra. In *The 40th Annual ACM SIGPLAN-SIGACT Symposium on Principles of Programming Languages (POPL'13)*, pages 483–496, Roma, Italy, January 2013. - 33. Sven Verdoolaege. isl: An integer set library for the polyhedral model. In Komei Fukuda, Joris Hoeven, Michael Joswig, and Nobuki Takayama, editors, *Mathematical Software ICMS 2010*, volume 6327 of *LNCS*, pages 299–302. Springer, 2010. http://freecode.com/projects/isl/. - 34. Sven Verdoolaege. Counting affine calculator and applications. In 1st International Workshop on Polyhedral Compilation Techniques (IMPACT'11), Chamonix, France, April 2011. - 35. Sven Verdoolaege, Juan Carlos Juega, Albert Cohen, José Ignacio Gómez, Christian Tenllado, and Francky Catthoor. Polyhedral parallel code generation for CUDA. *ACM Transactions on Architecture and Code Optimization (TACO)*, 9(4):54, 2013. - 36. Michael Wolf and Monica Lam. A data locality optimizing algorithm. In *ACM SIGPLAN Conference on Programming Language Design and Implementation (PLDI'91)*, pages 30–44, Toronto, Ontario, Canada, 1991. ACM. - 37. Jingling Xue. On tiling as a loop transformation. Parallel Processing Letters, 7(4):409–424, 1997. - 38. Jingling Xue. Loop Tiling for Parallelism. Kluwer Academic Publishers, 2000. #### A Proofs for Pointwise Functions We first recall the definition of pointwise functions. **Definition 1.** Let $\mathcal{A}$ and $\mathcal{B}$ be two sets, $\mathcal{C} \subseteq \mathcal{P}(\mathcal{A})$ . The function $F : \mathcal{C} \to \mathcal{P}(\mathcal{B})$ is **pointwise** iff there exists $f : \mathcal{A} \to \mathcal{P}(\mathcal{B})$ such that $\forall X \in \mathcal{C}$ , $F(X) = \bigcup_{x \in X} f(x)$ . Thus, F is pointwise if the image of any set where F is defined can be summarized by the contributions (through f) of the points it contains. We first prove Theorem 2, then Theorem 1 (theorems are presented in the opposite order in the text). If F and G are from C to $\mathcal{P}(\mathcal{B})$ , we write $F \subseteq G$ if $\forall X \in C$ , $F(X) \subseteq G(X)$ . **Theorem 2.** For $F: \mathcal{C} \subseteq \mathcal{P}(A) \to \mathcal{P}(B)$ , let $F_{\circ}$ be the pointwise function defined from $f_{\circ}(x) = \bigcap_{Y \in \mathcal{C}, x \in Y} F(Y)$ . Then $F_{\circ}$ is the largest pointwise underapproximation of F, i.e., $F_{\circ} \subseteq F$ and, if F' is pointwise, $F' \subseteq F \Rightarrow F' \subseteq F_{\circ}$ . In particular, F is pointwise if and only if $F = F_{\circ}$ . Proof. Let $X \in \mathcal{C}$ and $y \in F_{\circ}(X) = \bigcup_{x \in X} f_{\circ}(x)$ : $\exists x_y \in X$ such that $y \in f_{\circ}(x_y)$ . With Y = X in the definition of $f_{\circ}$ , we get $f_{\circ}(x_y) \subseteq F(X)$ , thus $y \in F(X)$ , and $F_{\circ} \subseteq F$ . If F' is pointwise and $F' \subseteq F$ , then $f'(x) \in F'(Y) \subseteq F(Y)$ for all $Y \in \mathcal{C}$ such that $x \in Y$ . Thus $f'(x) \subseteq f_{\circ}(x)$ by definition of $f_{\circ}$ . Finally, if the function F is pointwise, $F \subseteq F_{\circ}$ , thus $F = F_{\circ}$ since $F_{\circ} \subseteq F$ . Conversely, if $F = F_{\circ}$ , F is pointwise with $f_{\circ}$ . **Theorem 1.** $F: \mathcal{C} \to \mathcal{P}(\mathcal{B})$ is pointwise if and only if $\forall \mathcal{C}' \subseteq \mathcal{C}, \ \forall \mathcal{C}'' \subseteq \mathcal{C}, \ \bigcup_{X \in \mathcal{C}'} X = \bigcup_{X \in \mathcal{C}''} X \Rightarrow \bigcup_{X \in \mathcal{C}'} F(X) = \bigcup_{X \in \mathcal{C}''} F(X).$ *Proof.* Let $A = \bigcup_{X \in \mathcal{C}'} X$ and $B = \bigcup_{X \in \mathcal{C}''} X$ . If the function F is pointwise, $\bigcup_{X \in \mathcal{C}'} F(X) = \bigcup_{X \in \mathcal{C}'} \bigcup_{x \in X} f(x) = \bigcup_{x \in A} f(x)$ , and the same for B. Thus, if A = B, the two unions are equal. Now suppose that F is not pointwise. Theorem 2 shows that there exist $X \in \mathcal{C}$ and $y \in F(X) \setminus F_{\circ}(X)$ , where $F_{\circ}(X) = \bigcup_{x \in X} \bigcap_{Y \in \mathcal{C}, x \in Y} F(Y)$ , i.e., $\forall x \in X$ , $\exists Y_x \in \mathcal{C}$ such that $x \in Y_x$ and $y \notin F(Y_x)$ . By construction, $X \subseteq \bigcup_{x \in X} Y_x$ thus $\bigcup_{x \in X} Y_x = X \cup (\bigcup_{x \in X} Y_x)$ . But $y \notin \bigcup_{x \in X} F(Y_x)$ while $y \in F(X)$ thus $y \in F(X) \cup (\bigcup_{x \in X} F(Y_x))$ , contradiction. We write $\Delta F$ the function defined from F by $\Delta F(I) = F(I) \setminus F(I' \sqsubseteq_s I)$ . By induction, for all I, $\Delta F(I' \sqsubseteq_s I) = F(I' \sqsubseteq_s I)$ (but the first one is a disjoint union) and, similarly, $\Delta F(I' \sqsubseteq_s I) = F(I' \sqsubseteq_s I)$ . This implies the recursive relation $\Delta F(I) = F(I) \setminus \Delta F(I' \sqsubseteq_s I)$ . Also, $\Delta F(I) = F(I' \sqsubseteq_s I) \setminus F(I' \sqsubseteq_s I)$ . **Theorem 3.** Eq. (9) defines valid loads, which are "exact" w.r.t. the $\overline{\ln}'$ , $\underline{\mathrm{Out}}$ , and $\overline{\mathrm{Out}}$ sets (no useless or redundant loads) and performed as late as possible. *Proof.* We first prove that the loads are valid. First, Eq. (8) is satisfied since $\overline{\operatorname{Out}}(I' \sqsubset_{\mathbf{s}} I)$ is subtracted in Eq. (9). By defining $F = \overline{\operatorname{In}}' \cup \overline{\operatorname{Out}}$ , we get $\operatorname{Load}(J) = \overline{\operatorname{Ra}}_{I} \cap \Delta F(J)$ for all J aligned with I, thus $\operatorname{Load}(J' \sqsubseteq_{\mathbf{s}} J) = \overline{\operatorname{Ra}}_{I} \cap \Delta F(J)$ $\Delta F(J' \sqsubseteq_{\mathbf{s}} \underline{J}) = \overline{\operatorname{Ra}}_{I} \cap F(J' \sqsubseteq_{\mathbf{s}} \underline{J})$ . As $\overline{\operatorname{Ra}}(J) \subseteq \overline{\operatorname{Ra}}_{I}$ and $\overline{\operatorname{Ra}}(J) \subseteq \overline{\operatorname{In}}'(J) \subseteq F(J)$ , then $\overline{\operatorname{Ra}}(J) \subseteq \overline{\operatorname{Ra}}_{I} \cap F(J' \sqsubseteq_{\mathbf{s}} J)$ , thus Eq. (7) is satisfied too. Note that the intersection with $\overline{\operatorname{Ra}}_{I}$ in $\operatorname{Load}(I)$ is not needed for correctness but it makes sure there are no useless loads. Also, $\operatorname{Load}(J) = \overline{\operatorname{Ra}}_{I} \cap (F(J) \setminus \Delta F(J' \sqsubseteq_{\mathbf{s}} J)) = (\overline{\operatorname{Ra}}_{I} \cap F(J)) \setminus \operatorname{Load}(J' \sqsubseteq_{\mathbf{s}} J)$ , thus there are no redundant loads. Finally, if $y \in \operatorname{Load}(J)$ , either $y \in \overline{\operatorname{In}}'(J)$ and y must be loaded before J as it may be read in J, or $y \in \overline{\operatorname{Out}}(J)$ and it cannot be loaded later or it will overwrite the value possibly written in J. Loads are thus done as late as possible. **Theorem 4.** Let C be the set of all tiles of size $\mathbf{s}$ and $F: C \to \mathcal{P}(\mathcal{B})$ . Define $F^{\circ}$ by $F^{\circ}(\mathbf{I}) = \cup_{\mathbf{J}, \mathbf{I} \in \mathbf{J}} F(\mathbf{J})$ , where $\mathbf{I} \in \mathbf{J}$ means that $\mathbf{I}$ is in the tile with origin $\mathbf{J}$ . Then $F \subseteq F^{\circ}$ and $F^{\circ}$ is pointwise. Moreover, if $\mathbf{y}$ is such that $\forall \mathbf{I}, \mathbf{y} \in F(\mathbf{I}) \Rightarrow \mathbf{y} \in F_{\circ}(\mathbf{I})$ ( $F_{\circ}$ is defined in Thm. 2), then $\forall \mathbf{I}, \mathbf{y} \in \Delta F^{\circ}(\mathbf{I}) \Rightarrow \mathbf{y} \in \Delta F(\mathbf{I})$ , i.e., over-approximating F by $F^{\circ}$ does not load "pointwise" elements earlier. *Proof.* Depending of the context, we use I to represent a point in $\mathbb{Z}^n$ but also the tile with origin I. Of course $F \subseteq F^\circ$ since $I \in I$ . Now, let $f^\circ : \mathbb{Z}^n \to \mathcal{P}(\mathcal{B})$ with $f^\circ(J) = F(J - s + 1)$ : J is the opposite corner in the tile whose origin is J - s + 1. Then, $\forall I \in \mathbb{Z}^n$ , $\cup_{J \in I} f^\circ(J) = \cup_{J \in I} F(J - s + 1)$ . But $J \in I$ iff $I \in J' = J - s + 1$ . Thus, the previous union is equal to $\cup_{J', I \in J'} F(J') = F^\circ(I)$ , i.e., $F^\circ$ is pointwise. Now, suppose that for all $I, y \in F(I) \Rightarrow y \in F_{\circ}(I)$ . If $y \in F^{\circ}(I' \sqsubseteq_{s} I) = \bigcup_{I'\sqsubseteq_{s}I} \bigcup_{J, I' \in J} F(J)$ , then $y \in F(J)$ for some J and I' such that $I' \sqsubseteq_{s} I$ , $I' \in J$ . Thus $y \in F_{\circ}(J)$ and $y \in f_{\circ}(x)$ for some $x \in J$ because $F_{\circ}$ is pointwise. Since $F_{\circ} \subseteq F$ and since the union of tiles $\bigcup_{I'\sqsubseteq_{s}I} \bigcup_{J, I' \in J} J$ spans the same set of points as the union of tiles $\bigcup_{I'\sqsubseteq_{s}I} I'$ , this shows $y \in F(I' \sqsubseteq_{s} I)$ . Remember that for any function G, $\Delta G(I) = G(I' \sqsubseteq_{s} I) \setminus G(I' \sqsubseteq_{s} I)$ . Thus if $y \in \Delta F^{\circ}(I)$ , $y \in F^{\circ}(I' \sqsubseteq_{s} I) \setminus F^{\circ}(I' \sqsubseteq_{s} I)$ , which implies $y \in F(I' \sqsubseteq_{s} I)$ (as we just showed) and $y \notin F(I' \sqsubseteq_{s} I)$ (because $F \subseteq F^{\circ}$ ). Thus $y \in \Delta F(I)$ . | Sample | Schedule | Sequential Memory Size | Pipelined Memory Size | | | | |------------------------|--------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|--|--|--| | Stencils | | | | | | | | | $S_0(t,j)\mapsto (t,t,t+j,0)$ | | $nz[s_1+s_2, min(s_1,s_2)+2s_3]$ | | | | | fdtd-2d | | | $ex[s_1+s_2, min(s_1, s_2)+2s_3]$<br>$ex[s_1+s_2, min(s_1, s_2)+2s_3]$ | | | | | | $\begin{vmatrix} S_1(t,i,j) \mapsto (\overline{t,t+i,t+i+j},1) \\ S_2(t,i,j) \mapsto (\overline{t,t+i,t+i+j},3) \end{vmatrix}$ | | $\sup[s_1+s_2, \min(s_1,s_2)+2s_3]$ | | | | | | $S_3(t,i,j) \mapsto (t,t+i+1,t+i+j+1,2)$ | | $[-fict_{-}[min(s_1,s_2)]]$ | | | | | | $S_0(t,i) \mapsto (t,2t+i,0)$ | $A[2s_1+s_2]$ | $A[2s_1+2s_2]$ | | | | | jacobi-1d-imper | $S_1(t,j) \mapsto (\overline{t,2t+j+1,1})$ | 1 2 | $3[2s_1+2s_2-2]$ | | | | | | $S_0(t,i,j) \mapsto (t,2t+i,2t+i+j,0)$ | , | $A[2s_1+s_2, \min(2s_1, s_2+1)+2s_3]$ | | | | | jacobi-2d-imper | $S_1(t,i,j) \mapsto (t,2t+i+1,2t+i+j+1,1)$ | | $3[2s_1+s_2-1,\min(2s_1,s_2+1)+2s_3-2]$ | | | | | seidel-2d | $S_0(t,i,j) \mapsto (\underline{t,t+i,2t+i+j})$ | $\begin{bmatrix} s_1 + s_2 + 1, \\ \min(2s_1 + 2, s_1 + s_2, 2s_2 + 2) + s_3 \end{bmatrix}$ | $A \begin{bmatrix} s_1 + s_2 + 1, \\ \min(2s_1 + 2, s_1 + s_2, 2s_2 + 2) + 2s_3 \end{bmatrix}$ | | | | | Medley | | | | | | | | | - 4 | $\left[\max(k+1,n-k)\right]$ | $\max(k+1,n-k),$ | | | | | floyd-warshall | $S_0(k,i,j) \mapsto (k,\underline{i,j})$ | $ \begin{array}{c c} \text{path} \left[ \max(k+1, n-k), \\ \max(k+1, n-k) \right] \end{array} $ | $ \frac{\max(k+1,n-k,2s_2)}{\max(k+1,n-k,2s_2)} $ | | | | | | | $s_1 + s_2 + s_3 - 3,$ | $s_1 + s_2 + s_3 - 3,$ | | | | | | | $ \begin{array}{c c} \text{diff} & \min(s_1 + s_3 - 2, s_2), \\ & \min(s_1, s_3) + s_4 - 1) \end{array} $ | $ \begin{array}{c c} \text{diff} & \min(s_1 + s_3 - 2, s_2), \\ & \min(s_1, s_3) + s_4 - 1) \end{array} $ | | | | | | $S_0(t,j,i,cnt) \mapsto (t,j-i,t+i,t+cnt,2)$ | $\begin{bmatrix} \min(e_1-1,e_4) + e_2+e_3-1 \end{bmatrix}$ | $\begin{bmatrix} \min(s_1, 2s_4) + s_2 + s_3 - 1 \end{bmatrix}$ | | | | | | $S_1(t,j,i)\mapsto (t,j-i,t+i,t,4)$ | path $\min(s_1-1,s_4)+s_2+s_3-1, \\ \min(s_1+s_3-1,s_2,s_3+s_4)$ | path $\min(s_1, 2s_4) + s_2 + s_3 - 1, \\ \min(s_1 + s_3, s_2, s_3 + 2s_4)$ | | | | | no | $S_2(t \ i \ i \ cnt) \mapsto (t \ i-i \ t+i \ t+cnt \ 3)$ | $s_2+s_3-1,$ | [s <sub>0</sub> +s <sub>0</sub> -1] | | | | | reg-detect | $S_3(t,j,i)\mapsto (\overline{t,j-i,t+i,len+t},0)$ | $\min(s_2, s_3 - 1)$ | $ \begin{array}{c c} \text{mean} & s_2 + s_3 + s_4 \\ \min(s_2, s_3 - 1) \end{array} $ | | | | | | $S_4(t,i)\mapsto (\overline{t,-i,t+i,len+t,5})$ | $\begin{bmatrix} s_1+s_2+s_3-2, \end{bmatrix}$ | $s_1+s_2+s_3-2,$ | | | | | | $S_5(t,j,i) \mapsto (\underline{t,j-i,t+i,len+t},1)$ | $\begin{bmatrix} \min(s_1+s_3-1,s_2) \end{bmatrix}$ | $\begin{bmatrix} \min(s_1+s_3-1,s_2) \end{bmatrix}$ | | | | | | | $s_1 + s_2 + s_3 - 2,$ | $s_1 + s_2 + s_3 - 2,$ | | | | | | | | $\operatorname{sum\_diff} \left \min(s_1 + s_3 - 1, s_2), \right $ | | | | | | | | $\left[\min(s_1,s_3)+s_4\right]$ | | | | | | I | Linear algebra solvers | | | | | | | $S_0(iter,i,j) \mapsto (iter,i,0,j,4)$ | $\min(s_1, s_2 + s_3 - 1),$ | $\min(s_1, s_2 + 2s_3 - 1),$ | | | | | | $S_1(iter,i,j) \mapsto (iter,i,0,j,3)$ | · · · · · · · · · · · · · · · · · · · | $sum_c \begin{vmatrix} s_2 + 2s_3 - 3, \end{vmatrix}$ | | | | | dynprog | $S_2(iter,i,j,k) \mapsto (iter,k,j,i+j,1)$ | | | | | | | | $S_3(iter,i,j) \mapsto (iter,\overline{j,j,i+j},2)$ | $\mathbb{W} \begin{vmatrix} \min(s_1, s_2) + s_3 - 1, \\ \min(s_1, s_2, s_3) \end{vmatrix}$ | $\mathbb{W} \begin{vmatrix} \min(s_1, s_2) + 2s_3 - 1, \\ \min(s_1, s_2, 2s_3) \end{vmatrix}$ | | | | | | $S_4(iter) \mapsto (iter, \underline{len, len}, len, 0)$ | $\begin{bmatrix} \min(s_1, s_2, s_3) \\ c[len-1, len-2] \end{bmatrix}$ | $\begin{bmatrix} \min(s_1, s_2, 2s_3) \\ c[len-1, len-2] \end{bmatrix}$ | | | | | | $S_0(t,i)\mapsto (k,k,j,1)$ | | | | | | | lu | $S_1(t,i,j) \mapsto (k,i,j,0)$ | A[n,n] | A[n,n] | | | | | Linear algebra kernels | | | | | | | | | $S_0(i) \mapsto (0,i,2)$ | | $A[s_1,ny]$ | | | | | | $S_1(i) \mapsto (\overline{i.0.0})$ | 1 * ' - ' | $oldsymbol{k}[2s_2]$ | | | | | atax | $S_2(i,j)\mapsto (i,j,1)$ | 1 | $\sigma[ny]$ | | | | | | $S_3(i,j) \mapsto (i,ny+j,3)$ | 15. 5. | $tmp[s_1]$ | | | | | | $S_0(r,q,p) \mapsto (r,q,p,0,0)$ | $\mathtt{A}[s_1,s_2,np]$ | $A[s_1, s_2, np]$ | | | | | doitgen | $S_1(r,q,p,s) \mapsto (r,q,p+s,s,1)$ | 1 - | $sum[s_1, s_2, s_3 + 2s_4 - 1]$ | | | | | | $S_2(r,q,p) \mapsto (\overline{r,q,p+np},np,2)$ | $\texttt{C4}[s_4, s_3]$ | $\mathtt{C4}[2s_4, s_3]$ | | | | | gemm | $S_0(i,j)\mapsto (i,j,0,0)$ | $A[s_1,s_3]$ | $A[s_1, 2s_3]$ | | | | | | $S_0(i,j) \rightarrow (\underline{i,j,0},0)$<br>$S_1(i,j,k) \mapsto (i,j,k,1)$ | | $\mathbb{E}[2s_3,s_2]$ | | | | | | ~ ± (-,J, 1, 0, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, 1, | | $\mathbb{C}[s_1,s_2]$ | | | | | mvt | G (; ) (1 ; ;) | - | for $S_0$ for $S_1$ | | | | | | $\begin{vmatrix} S_0(i,j) \mapsto (1,\underline{i,j}) \\ S_1(i,j) \mapsto (0,\overline{i,j}) \end{vmatrix}$ | | $\mathbf{A}[s_1, 2s_2] \; \mathbf{A}[2s_2, s_1]$ | | | | | | $\beta_1(i,j) \mapsto (0,\underline{i,j})$ | | $x1[s_1]$ $x2[s_1]$ | | | | | | $S_0(i,j)\mapsto(i,j,0,0)$ | | $y_1[2s_2] y_2[2s_2]$ $A[ni,2s_3]$ | | | | | svr9k | $S_1(i,j,k) \mapsto (i,j,k,1)$ | [ 1 , -] | $A[ni,2s_3]$ $B[ni,2s_3]$ | | | | | | $S_2(i,j,k) \mapsto (\underline{i,j,k},1)$ $S_2(i,j,k) \mapsto (i,j,k,2)$ | | $\mathbb{C}[s_1,s_2]$ | | | | | | $S_0(i,i)\mapsto (i,i,0,0)$ | * ' ' | $A[ni,2s_3]$ | | | | | syrk | $S_1(i,j,k) \mapsto (\underline{i,j,k},1)$ | 1 | $\mathbb{C}[s_1,s_2]$ | | | | | | $S_0(i) \mapsto (0,i,0)$ | | $A[2s_2,s_1]$ | | | | | | $S_1(i,j) \mapsto (\underline{j,i,1})$ | | $\mathbf{x}[n]$ Inria | | | | | | $S_2(i) \mapsto (i,i,2)$ | 1 * * | $\mathbb{E}[2s_2]$ | | | | | trmm | · / · · / · / | | $A[1,\min(k,s_1+2s_2)]$ | | | | | | $S_0(i,j,k) \mapsto (i,j+k,j)$ | $\begin{bmatrix} \max(ni-k,k+1), \end{bmatrix}$ | [(: 1, 1, 1, 1)] | | | | | | | $\begin{vmatrix} \mathbf{B} & \min(ni, s_1 + k, s_2 + k) \end{vmatrix}$ | $\begin{vmatrix} \min(ni, s_1 + k, 2s_2 + k) \end{vmatrix}$ | | | | | | | | | | | | $\textbf{Table 1.} \ \, \textbf{Memory sizes for different arrays, with sequential \& pipelined schedules (PolyBench examples)}.$ RESEARCH CENTRE GRENOBLE – RHÔNE-ALPES Inovallée 655 avenue de l'Europe Montbonnot 38334 Saint Ismier Cedex Publisher Inria Domaine de Voluceau - Rocquencourt BP 105 - 78153 Le Chesnay Cedex inria.fr ISSN 0249-6399