# Formal Analysis of a Fault-Tolerant Routing Algorithm for a Network-on-Chip

Zhen Zhang<sup>1</sup>, Wendelin Serwe<sup>2</sup>, Jian Wu<sup>3</sup>, Tomohiro Yoneda<sup>4</sup>, Hao Zheng<sup>5</sup>, and Chris Myers<sup>1</sup>

<sup>1</sup>Dept. of Elec. & Comp. Eng., Univ. of Utah, Salt Lake City, UT 84112, USA <sup>2</sup>Inria & Univ. Grenoble Alpes, LIG Inovallée 38334 St-Ismier Cedex, France

<sup>3</sup>Marvell Technology Group Ltd., Santa Clara, CA 95054, USA

<sup>4</sup>National Institute of Informatics, Tokyo, Japan

<sup>5</sup>Dept. of Comp. Sci. and Eng., Univ. of S. Florida, Tampa, FL 33620, USA

# Motivating Application: Cyber-Physical Systems

- A *Cyber-Physical System* (CPS) has tight interaction between computation and physical processes.
- Example: *Electronic control units* (ECUs) control everything (engine, brakes, drive-train, etc.) in automotive systems.
- An ECU uses some sensors and actuators to control a part of the physical system through a feedback loop.
- ECUs statically tied to a processor cannot share computing power and are subject to faults.
- Prof. Tomohiro Yoneda's research group at National Institute of Informatics (Japan) proposed a Network-on-Chip (NoC) approach for flexible mapping of ECUs onto the available processors.
- In this talk: experience report about the verification of different routing models with CADP.

## **Related Work**

- precomputed route tables: not adaptive, only permanent faults
- Glass/Ni algorithm: faults of complete routers rather than single links
- GeNoC: formal proofs with ACL2
- ANOC/CHP: verified with CADP, but no fault-tolerance

## Network-on-Chip Topology

- Two-dimensional mesh
- Nodes labeled by their position "(x, y)"
- Multi-flit wormhole routing



- The link-fault tolerant routing algorithm is free of deadlocks.
- Given at most one failure link, it is never the case that a router is unable to route a packet.
- Given at most one failure link, a packet never gets dropped when it is the only one packet in the network.

## Plan of the Presentation

- Two-By-Two Mesh Architecture
- Principles of the Routing Algorithm
- Counter-Clockwise Routing Model
- Structural Abstraction to Reduce the State Space
- Data-Abstractions to Reduce the State Space
- Verification Results
- Conclusion

## Two-by-Two Mesh Architecture

- 4 nodes
- each node with
  - 3 arbiters arb\_D\_xy
  - 3 routers
     r\_D\_xy
- D: direction (North, East, South, West, PE)
- xy: coordinates



## Principles of the Routing Algorithm

#### Two-phase routing

- negative phase: towards south/west
- 2 positive phase: towards north/east
- *Illegal turn*: switch from the positive phase back into the negative phase
- Tolerance of link faults: divert packets to take illegal turns
- Deadlock avoidance by dropping packets attempting illegal turns (if the path is occupied)



8

## An Example of Cyclic Deadlock



link failure "arb\_W\_10 -> r\_E\_00" implies diversion & illegal turn for green packet from r\_ip\_10 to arb\_ip\_01

## An Example of Cyclic Deadlock



link failure "arb\_W\_10 -> r\_E\_00" implies diversion & illegal turn for green packet from r\_ip\_10 to arb\_ip\_01

### Deadlock Avoidance: Example



to avoid deadlock, drop green packet attempting an illegal turn

#### Deadlock Avoidance: Example



#### Deadlock Avoidance: Example



# CADP (Construction and Analysis of Distributed Systems)

- Toolbox for the design of asynchronous systems
- Formal approach rooted in *concurrency theory*: process calculi, labeled transition systems, temporal logic
- Many verification techniques: simulation, model- and equivalence checking, compositional and distributed verification, test-case generation, performance evaluation, rapid prototyping
- Convenient languages for
  - system modeling (LNT),
  - temporal logic properties (MCL), and
  - execution of verification scenarios (SVL)
- More than 150 published case-studies and 70 third-party tools



#### For more information: http://cadp.inria.fr

## A Counterclockwise Routing Model

- Each PE router only generates one single-flit packet destined to the node in its diagonal direction.
- Only the counterclockwise routing direction is available.
  - No packet forwarding computation in the routers.
  - Packets take the north-west illegal turn in node (1,1).



LNT Model of the West Arbiter of Node (1,1) — arb\_W\_11

```
process arbiter_nack [ca, ra, ar : any] is
  loop
    var one flit : Nat in
      select
                           -- Router r E 01 is ready to accept packet
        ar:
        select
          ca(?one flit); -- Receive packet from r ip 11
          ar(one flit) -- Send packet to r E 01
          ra(true); -- Ready to accept from r S 11
          ra(?one_flit); -- Receive packet from r_S_11
          ar(one flit) -- Send packet to r E 01
        end select
        ra(false)
                          -- Send negative acknowledgment to r_S_11
      end select
    end var
                                                                arb_W_11
                                                         r E 01
 end loop
end process
                                                         arb_S_01
                                                                r_S_11 r_PE_11
arbiter nack [r ip 11, r S 11, r E 01] -- arb W 11
                                                         r N 00
                                                                arb_N_10
```

Z. Zhang et al. (U. of Utah and Inria)

## LNT Model of the South Router of Node (1,1) — r\_S\_11

router\_drop\_pkt [arb\_N\_10, arb\_W\_11] -- r\_S\_11



- No reduction techniques are required for state space generation.
- Deadlock avoidance mechanism drops packets making an illegal turn.
- Expected worst case:
  - three packets make illegal turns and get dropped;
  - at least one packet remains cycling in the network.
- Reachability analysis finds deadlocks!
- Diagnostic sequence ("packet leakage path"): All four packets get dropped due to deadlock avoidance.

#### Packet Leakage Transition Sequence













## Reason for Packet Leakage in the West Arbiter of Node (1,1)

```
process arbiter nack [ca, ra, ar : any] is
  loop
    var one flit : Nat in
      select
                          -- Router r_E_01 is ready to accept packet
        ar:
        select
          ca(?one flit); -- Receive packet from r ip 11
          ar(one flit) -- Send packet to r E 01
        []
          ra(true); -- Readv to accept from r S 11
          ra(?one_flit); -- Receive packet from r_S_11
          ar(one flit) -- Send packet to r E 01
        end select
        ra(false)
                          -- Send negative acknowledgment to r S 11
      end select
    end var
  end loop
                                                              arb_W_11
end process
arbiter_nack [r_ip_11, r_S_11, r_E_01] -- arb_W_11
                                                               r_S_11 r_PE_11
Sending a negative acknoweldegment is always enabled!
```

Z. Zhang et al. (U. of Utah and Inria) Formal Analysis Fault-Tolerant Routing Algorithm for a Network-on-Chip

# Packet Leakage in the West Arbiter of Node (1,1)

- Arbiter arb\_W\_11: nondeterministic choice to send to r\_S\_11
  - a positive acknowledgement
  - a negative acknowledgement
- Negative acknowledgment always possible, regardless of potential deadlocks:
  - a packet leakage path exists!

Possible solution: *prioritized choice: sending a positive acknowledgement with higher priority* 

Drawbacks of the priority-based approach:

- LNT implementation of the priority choice requires additional processes, leading to possible state explosion.
- Pruning the unwanted execution paths from the generated state space using the priority operator in EXP.OPEN/SVL.
- The divergence-sensitive branching bisimulation is not a congruence for the priority operator.

Z. Zhang et al. (U. of Utah and Inria) Formal Analysis Fault-Tolerant Routing Algorithm for a Network-on-Chip Sep. 11, 2014 26

## Structural Abstraction to Reduce the State Space

- State explosion becomes a problem once all components are built for the two-by-two mesh.
- One major reason: interleavings of gate rendezvous between connected routers and arbiters.
- Idea: Merge routers and arbiters of one node into one process, completely removing rendezvous internal to a node.

- Drawbacks of this simplification:
  - It removes the possibility of multiple packets passing through a single node at the same time.
  - It removes the buffering capacity of each arbiter, which causes deadlock.



### Example of Deadlock

```
process n01 [ip 01, ...] is
process n00 [ip 00, ...] is
  loop
                                         100p
    var one flit : Nat in
                                           var one flit : Nat in
      select
                                             select
          ip 00(?one flit);
         if one flit == 1 then
            n00 n01(one flit)
         else
             . . .
         end if
      []
                                             []
         n01 n00(?one flit);
          . . .
      []
                                             []
          n10 n00(?one flit);
          . . .
      end select
                                             end select
    end var
                                           end var
  end loop
                                         end loop
end process
                                      end process
par
   n00 n01, n01 n00, ... -> n00 [...]
|| n00 n01, n01 n00, ... -> n01 [...]
end par
```

Z. Zhang et al. (U. of Utah and Inria)

ip 01(?one flit);

else

. . .

. . .

. . .

end if

if one flit == 0 then

n01 n00(one flit)

n00 n01(?one flit);

n11 n01(?one\_flit);

PE\_01

PE\_00

n\_01 n\_11

\*\* n 00 n 10 PE\_11

PE\_10

## Finding Proper Data Abstractions

- The counter-clockwise routing experiment reveals the packet leakage in certain arbiter's design.
- The experiment with bufferless arbiters shows the necessity of arbiter's buffering ability.
- Data abstraction is required to keep the state space manageable.
- The packet's content is *only* checked by routers to precisely determine the next forwarding direction.
- Each router may potentially send a randomly destined packet to any possible forwarding direction.
- Abstract the precise forwarding direction decision with *nondeterministic choice*.
- This abstraction results in manageable state space.

## Finding Proper Data Abstractions

- Constraints:
  - Fault-tolerance provides alternative route(s) for all packets.
  - Router's nondeterministic choice should allow all forwarding directions for a randomly destined packet.
  - Illegal turns are never the preferred choice unless all forwarding routes of a router are illegal.
- Routers are classified into three types:
  - RI2 can make only one illegal turn:
    - r\_S\_11 and r\_W\_11;
  - RI1 can make one illegal turn and one legal turn:
    - r\_W\_10 and r\_S\_01;
  - RI0 makes no illegal turn: all other routers.



30

## Packets Without Data

- Extreme abstraction: eliminate the packet entirely, use pure synchronization
- The packet leakage still exists at RI2 (router allowing only illegal turns):
  - RI2 has two choices for a packet: to drop it or forward it on an illegal turn.
  - With no packet content, the nondeterministic choice may always take the illegal turn.
  - An illegal turn leads to packet drop regardless of deadlock avoidance.
- A packet takes an illegal turn *only* after an unsuccessful attempt to take route due to a failure on the route.
- Stated otherwise: When a packet makes an illegal turn, it must have been diverted at least once before.
- Use a single-bit Boolean variable to model packet data: true iff packet has been diverted before.

#### The LNT Process for RI2

```
process router_two_illegal [input, out_arb_ip, out1_illegal,
                            out2 illegal, drop : any] is
  var one flit, arb status : Bool in loop
    input(?one flit);
    select
      out arb ip(one flit)
    []
      if one flit == true then
        -- priority to out1 illegal
        out1 illegal(?arb status);
        if arb_status == true then out1_illegal(one_flit)
        else
          out2 illegal(?arb status);
          if arb_status == true then out2_illegal(one_flit)
          else drop -- both illegal turns impossible
          end if
        end if
      else stop end if
    end select
  end loop end var
end process
```

## The LNT Process for The Arbiter Corresponding to RI2

```
process arbiter_nack_2 [in_ip_router, in1_illegal,
                        in2 illegal, arb out : anv is
var one flit : Bool in
   loop select
      in ip router(true); in_ip_router(?one_flit);
      loop L1 in select
         arb_out(one_flit); break L1
      [] in1 illegal(false)
      [] in2 illegal(false)
      end select end loop -- L1
   [] in1 illegal(true); in1 illegal(?one flit);
      loop L2 in select
         arb out (one flit); break L2
      [] in1 illegal(false)
      [] in2_illegal(false)
      end select end loop -- L2
   [] in2 illegal(true); in2 illegal(?one flit);
      loop L3 in select
         arb_out(one_flit); break L3
      [] in1_illegal(false)
      [] in2_illegal(false)
      end select end loop -- L3
   end select end loop
end var end process -- arbiter_nack_2
```

# Compositional LTS generation for Two-by-Two NoCs

- Nine scenarios: without failed link plus all possible single link failures
- SVL scripts to automate compositional LTS generation and reduction
- No deadlocks found in any of the generated LTSs
- All but route-failure and drop gates hidden:
  - No route failures: no corresponding label in the LTSs
  - No packet drop for a single packet in the NoC
  - Packet drop possible whenever more than one packet in the NoC

| Failure             | Interm. LTS Size |             | Final LTS |     | Performance |       | Labels                    |
|---------------------|------------------|-------------|-----------|-----|-------------|-------|---------------------------|
| Link                | States           | Transitions | St.       | Tr. | RAM         | Time  |                           |
| none                | 6,295,773        | 83,386,208  | 1         | 1   | 32,945      | 5,976 | i                         |
| $01 \rightarrow 00$ | 20,340           | 193,726     | 41        | 224 | 111         | 83    | i, drop_Sr_11, drop_Wr_11 |
| $01 \rightarrow 11$ | 1,369,068        | 18,221,153  | 1         | 3   | 4,039       | 499   | i, drop_Sr_01, drop_Sr_11 |
| $00 \rightarrow 10$ | 6,560            | 50,688      | 21        | 104 | 111         | 80    | i, drop_Sr_11, drop_Wr_11 |
| $00 \rightarrow 01$ | 6,560            | 50,688      | 21        | 104 | 111         | 81    | i, drop_Wr_11, drop_Sr_11 |
| 10  ightarrow 11    | 122,724          | 1,269,981   | 1         | 3   | 111         | 89    | i, drop_Wr_10, drop_Wr_11 |
| $10 \rightarrow 00$ | 20,340           | 193,726     | 41        | 224 | 111         | 80    | i, drop_Wr_11, drop_Sr_11 |
| $11 \rightarrow 01$ | 367,200          | 4,172,652   | 1         | 3   | 111         | 106   | i, drop_Sr_11, drop_Wr_11 |
| $11 \rightarrow 10$ | 367,200          | 4,172,652   | 1         | 3   | 111         | 105   | i, drop_Sr_11, drop_Wr_11 |

34

## **Conclusion & Future Work**

- Formal Analysis facilitates detection of design flaws (packet leakage)
- Gain deeper understanding of the routing algorithm (necessary buffering capacity of the arbiters)

- Extension of the LNT model to larger networks (three-by-three, four-by-four, ...), where nodes differ in the number of connections
- Study packet delivery guarantees
- Refine abstractions
- Can the discovered symmetries help in fighting the state space explosion?
- Enrich the model to enable performance analysis