Comments on "Design and performance evaluation of load distribution strategies for multiple loads on heterogeneous linear daisy chain networks"

Matthieu Gallet, Yves Robert, Frédéric Vivien

To cite this version:

HAL Id: hal-00803476
https://inria.hal.science/hal-00803476
Submitted on 15 Oct 2019

HAL is a multi-disciplinary open access archive for the deposit and dissemination of scientific research documents, whether they are published or not. The documents may come from teaching and research institutions in France or abroad, or from public or private research centers.

L’archive ouverte pluridisciplinaire HAL, est destinée au dépôt et à la diffusion de documents scientifiques de niveau recherche, publiés ou non, émanant des établissements d’enseignement et de recherche français ou étrangers, des laboratoires publics ou privés.
Comments on “Design and performance evaluation of load
distribution strategies for multiple loads on heterogeneous
linear daisy chain networks”

Matthieu Gallet\textsuperscript{1,3,4} Yves Robert\textsuperscript{1,3,4} Frédéric Vivien\textsuperscript{2,3,4}

1 ENS Lyon 2 INRIA
3 Université de Lyon 4 LIP, UMR 5668 ENS-Lyon CNRS INRIA UCBL

Abstract

Min, Veeravalli, and Barlas have proposed strategies to minimize the overall execution time of one
or several divisible loads on a heterogeneous linear network, using one or more installments [10, 11].
We show on a very simple example that their approach does not always produce a solution and that,
when it does, the solution is often suboptimal. We also show how to find an optimal scheduling for any
instance, once the number of installments per load is given. Finally, we formally prove that under a
linear cost model, as in [10, 11], an optimal schedule has an infinite number of installments. Therefore
such a cost model should not be used to design practical multi-installment algorithms.

1 Introduction

Min, Veeravalli and Barlas have proposed strategies to minimize the overall execution time of one
or several divisible loads on a heterogeneous linear network [10, 11]. Initially, the authors targeted
single-installment strategies, that is strategies under which a processor receives in a single commu-
nication all its share of a given load. When they were not able to design single-installment strate-
gies, they proposed multi-installment ones.

In this research note, we first show on a very simple example that the approach proposed in [11] does not always produce a solution and that, when it does, the solution is often suboptimal. The fun-
damental flaw of the approach of [11] is that the authors are optimizing the scheduling load by load,
instead of attempting a global optimization. The load by load approach is suboptimal and overcon-
strains the problem.

On the contrary, we show how to find an optimal scheduling for any instance, once the number of
installments per load is given. In particular, our approach always finds the optimal solution in the
single-installment case. Finally, we formally prove that under a linear cost model for computation and
communication, as in [10, 11], an optimal schedule has an infinite number of installments. Such a cost
model can therefore not be used to design practical multi-installment strategies.

Please refer to the papers [10, 11] for a detailed introduction to the optimization problem under
study. We briefly recall the framework in Section 2, and we deal with an illustrative example in Sec-
tion 3. Then we directly proceed to the design of our solution (Section 4). We experimentally eval-
uate the different approaches in Section 5, and we discuss the linear cost model and the possible ex-
tensions of this work in Section 6. Finally, we conclude in Section 7.

2 Problem and notations

We summarize here the framework of [10, 11]. The target architecture is a linear chain of \( m \) proces-
sors \((P_1, P_2, \ldots, P_m)\). Processor \( P_i \) is connected to processor \( P_{i+1} \) by the communication link \( l_i \) (see
Figure 1). The target application is composed of $N$ loads, which are divisible, which means that each load can be split into an arbitrary number of chunks of any size, and these chunks can be processed independently. All the loads are initially available on processor $P_1$, which processes a fraction of them and delegates (sends) the remaining fraction to $P_2$. In turn, $P_2$ executes part of the load that it receives from $P_1$ and sends the rest to $P_3$, and so on along the processor chain. Communications can be overlapped with (independent) computations, but a given processor can be active in at most a single communication at any timestep: sends and receives are serialized (this is the full one-port model).

Since the last processor $P_n$ cannot start computing before having received its first message, it is useful for $P_1$ to distribute the loads in several installments: the idle time of remote processors in the chain will be reduced due to the fact that communications are smaller in the first steps of the overall execution.

We deal with the general case in which the $n$th load is distributed in $Q_n$ installments of different sizes. For the $j$th installment of load $n$, processor $P_i$ takes a fraction $\gamma_j^n(i)$, and sends the remaining part to the next processor while processing its own fraction (that is, processor $P_i$ sends a volume of data equal to $\sum_{k=1}^{m} \gamma_j^n(k)$ to processor $P_{i+1}$).

In the framework of [10, 11], loads have different characteristics. Every load $n$ (with $1 \leq n \leq N$) is defined by a volume of data $V_{\text{comm}}(n)$ and a quantity of computation $V_{\text{comp}}(n)$. Moreover, processors and links are not identical either. We let $w_i$ be the time taken by $P_i$ to compute a unit load ($1 \leq i \leq m$), and $z_i$ be the time taken by $P_i$ to send a unit load to $P_{i+1}$ (over link $l_i$, $1 \leq i \leq m-1$). Note that we assume a linear model for communications and computations, as in the original articles, and as is often the case in divisible load literature [2, 5, 9].

For the $j$th installment of the $n$th load, let $Comm_{i,n,j}^{\text{start}}$ denote the starting time of the communication between $P_i$ and $P_{i+1}$, and let $Comm_{i,n,j}^{\text{end}}$ denote its completion time; similarly, $Comp_{i,n,j}^{\text{start}}$ denotes the start time of the computation on $P_i$ for this installment, and $Comp_{i,n,j}^{\text{end}}$ denotes its completion time. The objective function is to minimize the makespan, i.e., the time at which all loads are computed. For the sake of convenience, all notations are summarized in Table 1.

3 An illustrative example

3.1 Presentation

To show the limitations of [10, 11], we deal with a simple illustrative example. We use 2 identical processors $P_1$ and $P_2$ with $w_1 = w_2 = \lambda$, and $z_1 = 1$. We consider $N = 2$ identical divisible loads to process, with $V_{\text{comm}}(1) = V_{\text{comp}}(2) = 1$ and $V_{\text{comp}}(1) = V_{\text{comp}}(2) = 1$. Note that when $\lambda$ is large, communications become negligible and each processor is expected to process around half of both loads. But when $\lambda$ is close to 0, communications are very important, and the solution is not obvious. To ease the reading, we only give a short (intuitive) description of the schedules, and provide their different makespans without justification (we refer the reader to Appendix A for all proofs).

We first consider a simple schedule which uses a single installment for each load, as illustrated in Figure 2. Processor $P_1$ computes a fraction $\gamma_1^1(1) = \frac{2\lambda^2 + 1}{2\lambda^2 + 2\lambda + 1}$ of the first load, and a fraction $\gamma_2^1(2) = \frac{2\lambda}{2\lambda^2 + 2\lambda + 1}$ of the second load. Then the second processor computes a fraction $\gamma_1^2(1) = \frac{2\lambda^2}{2\lambda^2 + 2\lambda + 1}$ of the first load, and a fraction $\gamma_2^2(2) = \frac{2\lambda}{2\lambda^2 + 2\lambda + 1}$ of the second load. The makespan achieved by this schedule is equal to makespan$_1 = \frac{2\lambda(\lambda^2 + \lambda + 1)}{2\lambda^2 + 2\lambda + 1}$.

3.2 Solution of [11], one-installment

In the solution of [11], $P_1$ and $P_2$ have to simultaneously complete the processing of their share of the first load. The same holds true for the second load. We are in the one-installment case when $P_1$ is fast enough to send the second load to $P_2$ while
Number of processors in the system.

Processor \( i \), where \( i = 1, \ldots, m \).

Time taken by processor \( P_i \) to compute a unit load.

Availability date of \( P_i \) (time at which it first becomes available for processing the loads).

Total number of loads to process in the system.

Total number of installments for \( n \)th load.

Volume of data for \( n \)th load.

Volume of computation for \( n \)th load.

Fraction of \( n \)th load computed on processor \( P_i \) during the \( j \)th installment.

Start time of communication from processor \( P_i \) to processor \( P_{i+1} \) for \( j \)th installment of \( n \)th load.

End time of communication from processor \( P_i \) to processor \( P_{i+1} \) for \( j \)th installment of \( n \)th load.

Start time of computation on processor \( P_i \) for \( j \)th installment of \( n \)th load.

End time of computation on processor \( P_i \) for \( j \)th installment of \( n \)th load.

Table 1: Summary of notations.

\[
\gamma_{1}^{j}(n) = \frac{\lambda + 1}{2\lambda + 1}\quad \text{fraction of the first load computed on processor } P_i \text{ during the } j \text{th installment.}
\]

\[
\beta = \frac{\lambda}{2\lambda + 1}\quad \text{fraction of the second load computed on processor } P_i \text{ during the } j \text{th installment.}
\]

It is computing the first load. This condition writes \( \lambda \geq \frac{\sqrt{3} + 1}{2} \approx 1.366 \).

In the solution of [11], \( P_1 \) processes a fraction \( \gamma_{1}^{1}(1) = \frac{\lambda + 1}{2\lambda + 1} \) of the first load, and a fraction \( \gamma_{1}^{1}(2) = \frac{1}{2} \) of the second one. \( P_2 \) processes a fraction \( \gamma_{1}^{2}(1) = \frac{\lambda}{2\lambda + 1} \) of the first load \( L_1 \), and a fraction \( \gamma_{1}^{2}(2) = \frac{1}{2} \) of the second one. The makespan achieved by this schedule is makespan\(_2 = \frac{\lambda(\lambda + 3)}{2(2\lambda + 1)}\). Comparing both makespans, we have \( 0 \leq \text{makespan}_2 - \text{makespan}_1 \leq \frac{1}{4} \), the solution of [11] having a strictly larger makespan, except when \( \lambda = \frac{\sqrt{3} + 1}{2} \). Intuitively, the solution of [11] is worse than the schedule of Section 3.1 because it aims at locally optimizing the makespan for the first load, and then optimizing the makespan for the second one, instead of directly searching for a global optimum. A visual representation of this case is given in Figure 3 for \( \lambda = 2 \).

3.3 Solution of [11], multi-installment

The solution of [11] is a multi-installment strategy when \( \lambda < \frac{\sqrt{3} + 1}{2} \), i.e., when communications tend to be important compared to computations. More
precisely, this case happens when \( P_1 \) does not have enough time to completely send the second load to \( P_2 \) before the end of the computation of the first load on both processors.

The way to proceed in [11] is to send the second load using a multi-installment strategy. Let \( Q \) denote the number of installments for this second load. We can easily compute the size of each fraction distributed to \( P_1 \) and \( P_2 \). Processor \( P_1 \) has to process a fraction \( \gamma_1(1) = \frac{\lambda_1}{2\lambda + 1} \) of the first load, and fractions \( \gamma_1(2), \gamma_1(3), \ldots, \gamma_1(Q) \) of the second one. Processor \( P_2 \) has a fraction \( \gamma_2(1) = \frac{\lambda_2}{2\lambda + 1} \) of the first load, and fractions \( \gamma_2(2), \gamma_2(3), \ldots, \gamma_2(Q) \) of the second one. Moreover, we have the following equality for \( 1 \leq k < Q \): 

\[
\gamma_1(k) = \gamma_2(k) = \lambda^k \gamma_2(1). 
\]

And for \( k = Q \) (the last installment), we have \( \gamma_1(Q) = \gamma_2(Q) \leq \lambda_1 \gamma_2(1) \). Let \( \beta_k = \gamma_1(2) = \gamma_2(2) \). We can then establish an upper bound on the portion of the second load distributed in \( Q \) installments:

\[
\sum_{k=1}^{Q} (2\beta_k) \leq 2 \sum_{k=1}^{Q} (\gamma_2(1)\lambda^k) = \frac{2(\lambda - 1)}{2\lambda^2 - \lambda - 1} 
\]

if \( \lambda \neq 1 \), and \( Q = 2 \) otherwise.

We have three cases to discuss:

1. \( 0 < \lambda < \frac{\sqrt{17} + 1}{8} \approx 0.64 \): Since \( \lambda < 1 \), we can write for any nonnegative integer \( Q \):

\[
\sum_{k=1}^{Q} (2\beta_k) < \frac{2\lambda^2}{(1 - \lambda)(2\lambda + 1)} < 1 
\]

We have \( \frac{2\lambda^2}{(1 - \lambda)(2\lambda + 1)} < 1 \) for all \( \lambda < \frac{\sqrt{17} + 1}{8} \). So, even in the case of an infinite number of installments, the second load will not be completely processed. In other words, no solution is found in [11] for this case. A visual representation of this case is given in Figure 4 with \( \lambda = 0.5 \).

2. \( \lambda = \frac{\sqrt{17} + 1}{8} \): We have \( \frac{2\lambda^2}{(1 - \lambda)(2\lambda + 1)} = 1 \), so an infinite number of installments is required to completely process the second load. Again, this solution is obviously not feasible.

3. \( \frac{\sqrt{17} - 1}{8} < \lambda < \frac{\sqrt{17} + 1}{2} \): In this case, the solution of [11] is better than any solution using a single installment per load, but it may require a very large number of installments. A visual representation of this case is given in Figure 5 with \( \lambda = 1 \).

In this case, the number of installments is set in [11] as \( Q = \left\lfloor \frac{\ln(\frac{17\lambda - 1}{2\lambda})}{\ln(\lambda)} \right\rfloor \). To see that this choice is not optimal, consider the case \( \lambda = \)
The algorithm of [11] achieves a makespan equal to \((1 - \gamma_2(1)) \lambda + \frac{3}{4} = \frac{9}{10}\) The first load is sent in one installment and the second one is sent in 3 installments (according to the previous equation).

However, we can come up with a better schedule by splitting both loads into two installments, and distributing them as follows:

- during the first round, \(P_1\) processes 0 unit of the first load,
- during the second round, \(P_1\) processes \(\frac{41}{653}\) unit of the first load,
- during the first round, \(P_2\) processes \(\frac{192}{653}\) unit of the first load,
- during the second round, \(P_2\) processes \(\frac{144}{653}\) unit of the first load,
- during the first round, \(P_1\) processes 0 unit of the second load,
- during the second round, \(P_1\) processes \(\frac{464}{653}\) unit of the second load,
- during the first round, \(P_2\) processes \(\frac{108}{653}\) unit of the second load,
- during the second round, \(P_2\) processes \(\frac{81}{653}\) unit of the second load,

This scheme gives us a total makespan equal to \(\frac{781}{653} \approx 0.897\), which is (slightly) better than 0.9. This shows that among the schedules having a total number of four installments, the solution of [11] is suboptimal.

### 3.4 Conclusion

Despite its simplicity (two identical processors and two identical loads), the analysis of this illustrative example clearly outlines the limitations of the approach of [11]: this approach does not always return a feasible solution and, when it does, this solution is not always optimal.

As we said before, the main drawback of the previous approach is to search for local optimums. The authors of [11], by forcing each load to finish at the same time on all processors, designed their solution as if the optimality principle, which is only true for a single load, was true for several loads. Moreover, they wanted to remove, on each processor, any potential computation idle time between the processing two consecutive loads. However, these constraints are useless to obtain a valid schedule, but can artificially limit the solution space.

In the next section, we show how to compute an optimal schedule when dividing each load into any prescribed number of installments.

### 4 Optimal solution

In this section we show how to compute an optimal schedule, when dividing each load into any prescribed number of installments. We will discuss the computation of the right number of installments in Section 6.

When the number of installments is set to 1 for each load (i.e., \(Q_n = 1\), for any \(n\) in \([1, N]\)), the following approach solves the problem originally targeted by Min, Veeravalli, and Barlas.

To build our solution we use a linear programming approach. In fact, we only have to list all the (linear) constraints that must be fulfilled by a schedule, and write that we want to minimize the makespan. All these constraints are captured by the linear program in Figure 6. This linear program simply encodes the following constraints (where a number in brackets is the number of the corresponding constraint on Figure 6):

- \(P_i\) cannot start a new communication to \(P_{i+1}\) before the end of the corresponding communication from \(P_{i-1}\) to \(P_i\) (1),
- \(P_i\) cannot start to receive the next installment of the \(n\)-th load before having finished to send the current one to \(P_{i+1}\) (2),
- \(P_i\) cannot start to receive the first installment of the next load before having finished to send the last installment of the current load to \(P_{i+1}\) (3),
- any transfer has to begin at a nonnegative time (4),
- the duration of any transfer is equal to the product of the time taken to transmit a unit load (5) by the volume of data to transfer,
- processor \(P_i\) cannot start to compute the \(j\)th installment of the \(n\)th load before having finished to receive the corresponding data (6),
• the duration of any computation is equal to the product of the time taken to compute a unit load (7) by the volume of computations,

• processor $P_i$ cannot start to compute the first installment of the next load before it has completed the computation of the last installment of the current load (8),

• processor $P_i$ cannot start to compute the next installment of a load before it has completed the computation of the current installment of that load (9),

• processor $P_i$ cannot start to compute the first installment of the first load before its availability date (10),

• every portion of a load dedicated to a processor is necessarily nonnegative (11),

• any load has to be completely processed (12),

• the makespan is no smaller than the completion time of the last installment of the last load on any processor (13).

The only non-essential constraint is the respect of the submission order by the computations (which is imposed by 7, 8, 9, 10), since we could have inverted the computation of two installments on the same processor. This constraint allows the linear program to give a complete description of the schedule, with starting and ending time for any computation and any communication.

Moreover, this constraint does not change the minimum makespan: we know that an optimal algorithm to the problem described as $1|r_j|C_{\text{max}}$ (minimizing the makespan on one machine with release dates) in [3, p. 63] is the classical FCFS (First Come, First Served) algorithm. Thus imposing the submission order of the computations on a processor does not change the total computation time.

Since all other constraints are essential to have a valid schedule, we can assert that the schedule obtained by finding an optimal solution to the linear program is an optimal schedule.

\[\square\]

5 Experiments

Using simulations, we now assess the relative performance of our linear programming approach, of the solutions of [10, 11], and of simpler heuristics. We first describe the experimental protocol and then analyze the results.

Experimental protocol. We use Simgrid [8] to simulate linear processor networks. Schedules are pre-computed by a script, and their validity and theoretical makespan are checked before running them in the simulator.

We study the following algorithms and heuristics:

• The naive heuristic SIMPLE distributes each load in a single installment and proportionally to the processor speeds.
∀i < m - 1, n ≤ N, j ≤ Q_n \quad Comm_{start}^{i+1,n,j} ≥ Comm_{end}^{i,n,j} \quad (1)

∀i < m - 1, n ≤ N, j < Q_n \quad Comm_{start}^{i,n,j+1} ≥ Comm_{end}^{i+1,n,j} \quad (2)

∀i < m - 1, n < N \quad Comm_{start}^{i,n+1,1} ≥ Comm_{end}^{i+1,n,Q_n} \quad (3)

∀i ≤ m - 1, n ≤ N, j ≤ Q_n \quad Comm_{end}^{i,n,j} = Comm_{start}^{i,n,j} + z_i V_{comm}(n) \sum_{k=i+1}^{m} \gamma^j_k(n) \quad (5)

∀i ≥ 2, n ≤ N, j ≤ Q_n \quad Comp_{start}^{i,n,j} ≥ Comp_{end}^{i,n,j} \quad (6)

∀i ≤ m, n ≤ N, j ≤ Q_n \quad Comp_{end}^{i,n,j} = Comp_{start}^{i,n,j} + w_i \gamma^j_i(n)V_{calc}(n) \quad (7)

∀i ≤ m, n ≤ N, j < Q_n \quad Comp_{start}^{i,n,j+1} ≥ Comp_{end}^{i,n,j} \quad (8)

∀i ≤ m, n ≤ N, j < Q_n \quad Comp_{start}^{i,n+1,1} ≥ Comp_{end}^{i,n,Q_n} \quad (9)

∀i ≤ m \quad Comp_{end}^{i,n,Q} ≥ \tau_i \quad (10)

∀n ≤ N \quad \sum_{i=1}^{m} \sum_{j=1}^{Q} \gamma^j(n) = 1 \quad (11)

∀i ≤ m \quad \text{makespan} ≥ Comp_{end}^{i,N,Q} \quad (12)

Figure 6: The complete linear program.

- The strategy for a single load, SINGLELOAD, presented by Min and Veeravalli in [10]. For each load, we set the time origin to the availability date of the first communication link (in order to try to prevent communication contentions).

- The MultiInst n strategy. The main strategy proposed by Min, Veeravalli and Barlas is to split each load into several installments, in order to overlap communications by computations, and we called it MultiInst. However, they do not fix any limit on the total number of installments, and MultiInst n is a slightly modified version of MultiInst which ensures that a load is not distributed in more than n installments, the n–th installment of a load distributing all the remaining work of that load.

- The Heuristic B presented by Min, Veeravalli, and Barlas in [11].

- LP n: the solution of our linear program where each load is distributed in n installments.

We measure the relative performance of each heuristic on each instance: we divide the makespan obtained by a given heuristic on a given instance by the smallest makespan obtained, on that instance, among all heuristics. Considering the relative performance enables us to produce meaningful statistics among instances with very different makespans.

**Instances.** We emulate a heterogeneous linear network with m = 10 processors. We consider two distribution types for processing powers: homogeneous where each processor \( P_i \) has a processing power \( \frac{1}{w_i} = 100 \) MFLOPS, and heterogeneous where processing powers are uniformly picked between 10 and 100 MFLOPS. Communication link \( l_i \) has a speed \( \frac{1}{z_i} \) uniformly chosen between 10 Mb/s and 100 Mb/s, and a latency between 0.1 and 1 ms (links with high bandwidths having small latencies). For homogeneous and heterogeneous platforms, loads have their computation volumes either all uniformly distributed between 6 GFLOPS and 4 TFLOPS, or all uniformly distributed between 6 and 60 GFLOPS. For each combination of processing power distribution and task size, we fix the communication to computation volume of all tasks to either 0.01, 0.05, 0.1, 0.5, 1, 5, 10, or 100 (bytes per FLOPS). Each instance contains 50
loads. Finally, we randomly built 100 instances per combination of the different parameters, hence a total of 3,600 instances simulated and reported in Table 2. The code and the experimental results can be downloaded from: http://graal.ens-lyon.fr/~mgallet/downloads/DivisibleLoadsLinearNetwork.tar.gz.

We only present the results of the simulation with Simgrid, without giving the pre-computed makespans (computed during the validity check of each schedule). Schedules were computed without latency according to the model. However, the communication model used for the simulation is realistic and thus includes latencies (see Section 6). Theses latencies are small, less than one millisecond as in many modern clusters. This is sufficient to have a small difference between predicted makespans and experimental ones, less than 1 \%, but since both values were very close, only experimental values are given.

We fixed an upper-bound to the number of installments per load used by the different heuristics: MultiInst to either 100 or 300, SingleLoad to 100, and LP n to either 1, 2, 3, or 6.

Discussions of the results. As we can see in Table 2, experimental values show that the linear program give almost always the best experimental makespan. There is a difference between pre-computed and experimental values, since LP 6 always give the best theoretical makespan but can be 0.01\% away from the apparent best solution in the experimental results.

LP 1, LP 2, LP 3, and LP 6 achieve equivalent performance, always less than 5\% away from the best result, and even LP 1 gives the best makespan in almost 90\% of instances. This may seem counter-intuitive but can readily be explained: multi-installment strategies mainly reduce the idle time incurred on each processor before it starts processing the first task, and the room for improvement is thus quite small in our (and [11]) batches of 50 tasks. The strict one-port communication model forbids the overlapping of some communications due to different installments, and further limits the room for performance enhancement. Except in some peculiar cases, distributing the loads in multi-installments do not induce significant gains. In very special cases, LP 6 does not achieve the best performance during the simulations, but this fact can be explained by the latencies existing in simulations, and not taken into account in the linear program of Figure 6.

The bad performance of SIMPLE, which can have makespans 8000 greater than the optimal, justify the use of sophisticated scheduling strategies. The slight difference performance between MultiInst 100 and MultiInst 300 shows that MultiInst sometimes uses a very large amount of installments for an insignificant negative gain (certainly due to latencies). When communication links are slow and when computations dominate communications, MultiInst and Heuristic B can have makespans 98\% higher than the optimal.

6 Possible extensions

There are several restrictions in the model of [11] that can be alleviated. First the model uses uniform machines, meaning that the speed of a processor does not depend on the task that it executes.

It is easy to extend the linear program for unrelated parallel machines, introducing \( w_i^n \) to denote the time taken by \( P_i \) to process a unit-size part of load \( n \). Also, all processors and loads are assumed to be available from the beginning. In our linear program, we have introduced availability dates for processors. The same way, we could have introduced release dates for loads. Furthermore, instead of minimizing the makespan, we could have targeted any other objective function which is an affine combination of the loads completion time and of the problem characteristics, like the average completion time, the maximum or average (weighted) flow, etc.

The formulation of the problem does not allow any piece of the \( n \)th load to be processed before the \( n^\prime \)th load is completely processed, if \( n^\prime > n \). We can easily extend our solution to allow for \( N \) rounds of the \( N \) loads, each load being still divided into several installments. This would allow to interleave the processing of the different loads.

The divisible load model is linear, which causes major problems for multi-installment approaches. Indeed, once we have a way to find an optimal solution when the number of installments per load is given, the question is: what is the optimal number of installments? Under a linear model for commu-
Heuristic & Average & Std dev. & Max & Best result & Optimal solutions found \\ 
SIMPLE & 1150.42 & 1.6 \times 10^{-4} & 8385.94 & 3.66 & 0.00 % \\ 
SINGLELOAD 100 & 1462.65 & 2.0 \times 10^{-4} & 10714.41 & 6.03 & 0.00 % \\ 
MULTINST 100 & 1.13962 & 1.8 \times 10^{-1} & 1.98712 & 1. & 7.64 % \\ 
MULTINST 300 & 1.13963 & 1.8 \times 10^{-1} & 1.98712 & 1. & 6.99 % \\ 
HEURISTIC B & 1.13268 & 1.7 \times 10^{-1} & 2.01865 & 1. & 4.72 % \\ 
LP 1 & 1.00047 & 8.5 \times 10^{-4} & 1.00498 & 1. & 89.97 % \\ 
LP 2 & 1.00005 & 9.6 \times 10^{-5} & 1.00196 & 1. & 97.32 % \\ 
LP 3 & 1.00002 & 4.7 \times 10^{-5} & 1.00098 & 1. & 97.35 % \\ 
LP 6 & 1.00000 & 0 & 1.00001 & 1. & 99.82 % \\ 

Table 2: Summary of results.

7 Conclusion

We have shown that a linear programming approach allows to solve all instances of the scheduling problem addressed in [10, 11]. In contrast, the original approach was providing a solution only for particular problem instances. Moreover, the linear programming approach returns an optimal solution for any given number of installments, while the original approach was empirically limited to very special strategies, and was often sub-optimal.

Intuitively, the solution of [11] is worse than the schedule of Section 3.1 because it aims at locally optimizing the makespan for the first load, and then optimizing the makespan for the second one, and so on, instead of directly searching for a global optimum. We did not find elegant closed-form expressions to characterize optimal solutions but, through the power of linear programming, we have been able to find an optimal schedule for any instance.

A Analytical computations for the illustrative example

In this appendix we prove the results stated in Sections 3.2 and 3.3. In order to simplify equations, we write $\alpha$ instead of $\gamma_1(1)$ (i.e., $\alpha$ is the fraction of the first load sent from the first processor to the second one), and $\beta$ instead of $\gamma_2(1)$ (similarly, $\beta$ is the fraction of the second load sent to the second processor).

In this research note we used simpler notations than the ones used in [11]. However, as we want to explicit the solutions proposed by [11] for our example, we need to use the original notations to


communications and computations, the optimal number of installments is infinite, as the following theorem states:

**Theorem 1.** Consider, under a linear cost model for communications and computations, an instance of our problem with one or more load and at least two processors, such that all processors are initially idle. Then, any schedule using a finite number of installments is suboptimal for makespan minimization.

This theorem is proved by building, from any schedule using a finite number of installments, another schedule with a strictly smaller makespan. The proof is available in Appendix B.

An infinite number of installments obviously does not define a feasible solution. Moreover, in practice, when the number of installments becomes too large, the model is inaccurate, as acknowledged in [2, p. 224 and 276]. Any communication incurs a startup cost $K$, which we express in bytes. Consider the $n$-th load, whose communication volume is $V_{\text{comm}}(n)$: it is split into $Q_n$ installments, and each installment requires $m - 1$ communications. The ratio between the actual and estimated communication costs is roughly equal to $\rho = \frac{(m-1)Q_nK + V_{\text{comm}}(n)}{V_{\text{comm}}(n)} > 1$. Since $K$, $m$, and $V_{\text{comm}}$ are known values, we can choose $Q_n$ such that $\rho$ is kept relatively small, and so such that the model remains valid for the target application. Another, and more accurate solution, would be to introduce latencies in the model, as in [1]. This latter article shows how to design asymptotically optimal multi-installment strategies for star networks. A similar approach should be used for linear networks.
enable the reader to double-check our statements. The necessary notations from [11] are recalled in Table 3.

In the solution of [11], both $P_1$ and $P_2$ have to finish the first load at the same time, and the same holds true for the second load. The transmission of the first load will take $\alpha$ time units, and the one for the second load $\beta$ time units. Since $P_1$ (respectively $P_2$) will process the first load during $\lambda(1-\alpha)$ (respectively $\lambda\alpha$) time units and the second load during $\lambda(1-\beta)$ (respectively $\lambda\beta$) time units, we can write the following equations:

$$\lambda(1-\alpha) = \alpha + \lambda\alpha \quad (14)$$
$$\lambda(1-\alpha) + \lambda(1-\beta) = (\alpha + \max(\beta, \lambda\alpha)) + \lambda\beta$$

There are two cases to discuss:

1. $\max(\beta, \lambda\alpha) = \lambda\alpha$. We are in the one-installment case when $L_2C_{1,2} \leq T(1) - t_{1,2}$, i.e., $\beta \leq \lambda(1-\alpha) - \alpha$ (equation (5) in [11], where $L_2=1, C_{1,2}=\beta, T(1)=\lambda(1-\alpha)$ and $t_{1,2}=\alpha$). The values of $\alpha$ and $\beta$ are given by:

$$\alpha = \frac{\lambda}{2\lambda + 1} \quad \text{and} \quad \beta = \frac{2}{2}$$

This case is true for $\lambda\alpha \geq \beta$, i.e., $\frac{\lambda^2}{2\lambda + 1} \geq \frac{1}{2}$ $\iff \lambda \geq \frac{1 + \sqrt{5}}{2} \approx 1.618$.

In this case, the makespan is equal to:

$$\text{makespan}_2 = \lambda(1-\alpha) + \lambda(1-\beta) = \frac{\lambda(4\lambda + 3)}{2(2\lambda + 1)}$$

Comparing both makespans, we have:

$$\text{makespan}_2 - \text{makespan}_1 = \frac{\lambda(2\lambda^2 - 2\lambda - 1)}{8\lambda^3 + 12\lambda^2 + 8\lambda + 2}$$

For all $\lambda \geq \frac{\sqrt{5} + 1}{2} \approx 1.618$, our solution is better than their one, since:

$$\frac{1}{4} \geq \text{makespan}_2 - \text{makespan}_1 \geq 0$$

Furthermore, the solution of [11] is strictly suboptimal for any $\lambda > \frac{\sqrt{5} + 1}{2}$.

2. $\max(\beta, \lambda\alpha) = \beta$. In this case, $P_1$ does not have enough time to completely send the second load to $P_2$ before the end of the computation of the first load on both processors. The way to proceed in [11] is to send the second load using a multi-installment strategy.

By using Equation 14, we can compute the value of $\alpha$:

$$\alpha = \frac{\lambda}{2\lambda + 1}.$$

Then we have $T(1) = (1 - \alpha)\lambda = \frac{\lambda^2 + 1}{2\lambda + 1}$ and $t_{1,2} = \alpha = \frac{\lambda}{2\lambda + 1}$, i.e., the communication for the second request begins as soon as possible.

We know from equation (1) of [11] that $\alpha_{2,1} = \alpha_{2,2}$, and by definition of the $\alpha$'s, $\alpha_{2,1} + \alpha_{2,2} = 1$, so we have $\alpha_{2,1} = \frac{1}{2}$. We also have $C_{1,2} = 1 - \alpha_{2,1} = \frac{1}{2}, E_{1,2} = \frac{\lambda}{2}, Y_{1,2}^{(1)} = 0, X_{1,2}^{(1)} = \frac{2}{3}$, $H = H(1) = \frac{X_{1,2}^{(1)}C_{1,2}}{C_{1,2}} = \frac{1}{2}, B = C_{1,2} + E_{1,2} - H = \frac{1}{2}$.

We will denote by $\beta_1, \ldots, \beta_n$ the sizes of the different installments processed on each processor (then we have $L_{k,2} = 2\beta_k$).

Since the second processor is not left idle, and since the size of the first installment is such that the communication ends when $P_2$ completes the computation of the first load, we have $\beta_1 = T(1) - t_{1,2} = \lambda\alpha$ (see equation (27) in [11], in which we have $C_{1,2} = \frac{1}{2}$).

By the same way, we have $\beta_2 = \lambda\beta_1, \beta_3 = \lambda\beta_2$, and so on (see equation (38) in [11], we recall that $B = \frac{1}{2}$, and $C_{1,2} = \frac{1}{2}$):

$$\beta_k = \lambda^k\alpha.$$  

Each processor computes the same fraction of the second load. If we have $Q$ installments, the total processed portion of the second load is upper bounded as follows:

$$\sum_{k=1}^{Q} (2\beta_k) \leq \sum_{k=1}^{Q} (\alpha \lambda^k)$$

$$= 2 \frac{\lambda}{2\lambda + 1} \frac{\lambda Q - 1}{\lambda - 1} \frac{1}{2}$$

$$= \frac{2}{2\lambda^2 - \lambda - 1}.$$
We have four sub-cases to discuss:

(a) $0 < \lambda < \sqrt{\frac{\sqrt{7}+1}{8}} \approx 0.64$: Since $\lambda < 1$, we can write for any nonnegative integer $Q$:

$$\sum_{k=1}^{Q} (2\beta_k) < \sum_{k=1}^{\infty} (2\beta_k) = \frac{2\lambda^2}{(1-\lambda)(2\lambda+1)}.$$  

We have $\frac{2\lambda^2}{(1-\lambda)(2\lambda+1)} < 1$ for all $\lambda < \sqrt{\frac{\sqrt{7}+1}{8}}$. So, even in the case of an infinite number of installments, the second load will not be completely processed. In other words, no solution is found in [11] for this case.

(b) $\lambda = \sqrt{\frac{\sqrt{7}+1}{8}}$: We have $\frac{2\lambda^2}{(1-\lambda)(2\lambda+1)} = 1$, so an infinite number of installments is required to completely process the second load. Again, this solution is obviously not feasible.

(c) $\sqrt{\frac{\sqrt{7}+1}{8}} < \lambda < \sqrt{\frac{\sqrt{3}+1}{2}}$ and $\lambda \neq 1$: In this case, the solution of [11] is better than any solution using a single installment per load, but it may require a very large number of installments.

Now, let us compute the number of installments. We know that the $i$th installment is equal to $\beta_i = \lambda^i \gamma_2(1)$, excepting the last one, which can be smaller than $\lambda^i \gamma_2(1)$. So, instead of writing $\sum_{i=1}^{Q} 2\beta_i = \left(\sum_{i=1}^{Q-1} 2\lambda^i \gamma_2(1)\right) + 2\beta_Q = 1$, we write:

$$\sum_{i=1}^{Q} 2\lambda^i \gamma_2(1) \geq 1$$

$$\Leftrightarrow \frac{2\lambda^2}{(\lambda-1)(2\lambda+1)} \geq 1$$

$$\Leftrightarrow \frac{2\lambda^2(\lambda^Q - 1)}{(\lambda-1)(2\lambda+1)} \geq 1$$

$$\Leftrightarrow (\lambda-1)(2\lambda+1) \geq \frac{2\lambda^2}{(\lambda-1)(2\lambda+1)} + 1.$$
We have two cases to consider: the makespan, denoted $M$, and one strictly earlier. Then, under this schedule there exists two neighbor processors whose completion time is equal to $M$ and one strictly earlier. We have two cases to consider:

1. There exists a processor $P_i$ which finishes strictly before the makespan $M$ and such that the processor $P_{i+1}$ completes its share exactly at time $M$. $P_{i+1}$ receives all the data it processes from $P_i$. We consider any installment $j$ of any load $L_n$ that is effectively processed by $P_{i+1}$ (that is, $P_{i+1}$ processes a non-null portion of the $j$th installment of load $L_n$ and processes nothing hereafter). We modify the schedule as follows: $P_i$ enlarges by an amount $\epsilon$, and $P_{i+1}$ decreases by an amount $\epsilon$, the portion of the $j$th installment of the load $L_n$ it processes. Then, the completion time of $P_i$ is increased, and that of $P_{i+1}$ is decreased, by at least an amount proportional to $\epsilon$ as our cost model is linear. More precisely, the completion time of $P_i$ is increased by an amount equal to $\epsilon V_{\text{comp}}(n)$ and the completion time of $P_{i+1}$ is decreased by an amount between $\epsilon V_{\text{comp}}(n)$ and $\epsilon(z_iV_{\text{comm}}(n) + w_{i+1}V_{\text{comp}}(n))$.

If $\epsilon$ is small enough, both processors complete their work strictly before $M$. With our modification of the schedule, the size of a single communication was modified, and this size was decreased. Therefore, this modification did not enlarge the completion time of any processor except $P_i$. Therefore, the number of processors whose completion time is equal to $M$ is decreased by at least one by our schedule modification.

2. No processor which completes it share strictly before time $M$ is followed by a processor finishing at time $M$. Therefore, there exists an index $i$ such that the processors $P_i$ through $P_{i+1}$ complete their share exactly at $M$, and the processors $P_{i+1}$ through $P_m$ complete their share strictly earlier. Then, let the last processor of processor $P_i$ of installment $j$ of load $L_n$. We have $\text{Comp}^{\text{end}}_{i+1,j,n}, \ldots, \text{Comp}^{\text{end}}_{m,j,n} < M$.

Then $P_i$ decreases by a size $\epsilon$, and $P_{i+1}$ increases by a size $\epsilon$, the portion of the $j$th installment of load $L_n$ that it processes.

Then the completion time of $P_i$ is decreased by an amount $\epsilon V_{\text{calc}}(n)w_i$, thus proportional to $\epsilon$. The computation times of the processors $P_{i+1}$ through $P_m$ is at most increased by an amount $\epsilon V_{\text{calc}}(n)w_{i+1}$ proportional to $\epsilon$.

Therefore, if $\epsilon$ is small enough (i.e., $0 < \epsilon < \max \left( \frac{\text{Comp}^{\text{end}}_{i+1,j,n} - \text{Comp}^{\text{end}}_{i+1,j,n}}{V_{\text{calc}}(n)w_{i+1}}, \frac{\text{Comp}^{\text{end}}_{i+1,j,n} - \text{Comp}^{\text{end}}_{i+1,j,n}}{V_{\text{comm}}(n)z_i} \right)$), the processors $P_i$ through $P_m$ complete their work strictly before $M$.

\[
\begin{align*}
\text{If } \lambda & \text{ is strictly smaller than 1, we obtain:} \\
\frac{2\lambda^{Q+2}}{(\lambda-1)(2\lambda+1)} & \geq \frac{2\lambda^2}{(\lambda-1)(2\lambda+1)} + 1, \\
\iff 2\lambda^{Q+2} & \leq 4\lambda^2 - \lambda - 1, \\
\iff \ln(\lambda^Q) & \leq \ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right), \\
\iff Q \ln(\lambda) & \leq \ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right), \\
\iff Q & \geq \frac{\ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right)}{\ln(\lambda)}.
\end{align*}
\]

We thus obtain:

\[
Q = \left\lfloor \frac{\ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right)}{\ln(\lambda)} \right\rfloor.
\]

When $\lambda$ is strictly greater than 1 we obtain the exact same result (then $\lambda - 1$ and $\ln(\lambda)$ are both positive).

(d) $\lambda = 1$. In this case,

\[
\sum_{i=1}^{Q} 2\lambda^i \gamma^i_j(1) \geq 1
\]

simply leads to $Q = 2$.

**B Proof of Theorem 1**

**Proof.** We first remark that in any optimal solution to our problem all processors work and complete their share simultaneously. To prove this statement, we consider a schedule where one processor completes its share strictly before the makespan (this processor may not be doing any work at all). Then, under this schedule there exists two neighbor processors, $P_i$ and $P_{i+1}$, such that one finishes at the makespan, denoted $M$, and one strictly earlier. We have two cases to consider:

1. There exists a processor $P_i$ which finishes strictly before the makespan $M$ and such that the processor $P_{i+1}$ completes its share exactly at time $M$. $P_{i+1}$ receives all the data it processes from $P_i$. We consider any installment $j$ of any load $L_n$ that is effectively processed by $P_{i+1}$ (that is, $P_{i+1}$ processes a non-null portion of the $j$th installment of load $L_n$ and processes nothing hereafter). We modify the schedule as follows: $P_i$ enlarges by an amount $\epsilon$, and $P_{i+1}$ decreases by an amount $\epsilon$, the portion of the $j$th installment of the load $L_n$ it processes. Then, the completion time of $P_i$ is increased, and that of $P_{i+1}$ is decreased, by at least an amount proportional to $\epsilon$ as our cost model is linear. More precisely, the completion time of $P_i$ is increased by an amount equal to $\epsilon V_{\text{comp}}(n)$ and the completion time of $P_{i+1}$ is decreased by an amount between $\epsilon V_{\text{comp}}(n)$ and $\epsilon(z_iV_{\text{comm}}(n) + w_{i+1}V_{\text{comp}}(n))$.

If $\epsilon$ is small enough, both processors complete their work strictly before $M$. With our modification of the schedule, the size of a single communication was modified, and this size was decreased. Therefore, this modification did not enlarge the completion time of any processor except $P_i$. Therefore, the number of processors whose completion time is equal to $M$ is decreased by at least one by our schedule modification.

2. No processor which completes it share strictly before time $M$ is followed by a processor finishing at time $M$. Therefore, there exists an index $i$ such that the processors $P_i$ through $P_{i+1}$ all complete their share exactly at $M$, and the processors $P_{i+1}$ through $P_m$ complete their share strictly earlier. Then, let the last processor of processor $P_i$ of installment $j$ of load $L_n$. We have $\text{Comp}^{\text{end}}_{i+1,j,n}, \ldots, \text{Comp}^{\text{end}}_{m,j,n} < M$.

Then $P_i$ decreases by a size $\epsilon$, and $P_{i+1}$ increases by a size $\epsilon$, the portion of the $j$th installment of load $L_n$ that it processes.

Then the completion time of $P_i$ is decreased by an amount $\epsilon V_{\text{calc}}(n)w_i$, thus proportional to $\epsilon$. The computation times of the processors $P_{i+1}$ through $P_m$ is at most increased by an amount $\epsilon V_{\text{calc}}(n)w_{i+1}$ proportional to $\epsilon$.

Therefore, if $\epsilon$ is small enough (i.e., $0 < \epsilon < \max \left( \frac{\text{Comp}^{\text{end}}_{i+1,j,n} - \text{Comp}^{\text{end}}_{i+1,j,n}}{V_{\text{calc}}(n)w_{i+1}}, \frac{\text{Comp}^{\text{end}}_{i+1,j,n} - \text{Comp}^{\text{end}}_{i+1,j,n}}{V_{\text{comm}}(n)z_i} \right)$), the processors $P_i$ through $P_m$ complete their work strictly before $M$.  

\[
\begin{align*}
\text{If } \lambda & \text{ is strictly smaller than 1, we obtain:} \\
\frac{2\lambda^{Q+2}}{(\lambda-1)(2\lambda+1)} & \geq \frac{2\lambda^2}{(\lambda-1)(2\lambda+1)} + 1, \\
\iff 2\lambda^{Q+2} & \leq 4\lambda^2 - \lambda - 1, \\
\iff \ln(\lambda^Q) & \leq \ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right), \\
\iff Q \ln(\lambda) & \leq \ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right), \\
\iff Q & \geq \frac{\ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right)}{\ln(\lambda)}.
\end{align*}
\]

We thus obtain:

\[
Q = \left\lfloor \frac{\ln \left(\frac{4\lambda^2 - \lambda - 1}{2\lambda^2}\right)}{\ln(\lambda)} \right\rfloor.
\]
In both cases, after we modified the schedule, there is at least one more processor which completes its work strictly before time $M$, and no processor is completing its share after that time. If no processor is any longer completing its share at time $M$, we have obtained a schedule with a better makespan. Otherwise, we just iterate our process. As the number of processors is finite, we will eventually end up with a schedule whose makespan is strictly smaller than $M$. Hence, in an optimal schedule all processors complete their work simultaneously (and thus all processors work).

We now prove the theorem itself by contradiction. Let $S$ be any optimal schedule using a finite number of installments. As processors $P_{2}$ through $P_{m}$ initially hold no data, they stay temporarily idle during the schedule execution, waiting to receive some data to be able to process them. Let us consider processor $P_{2}$. As the idleness of $P_{2}$ is only temporary (all processors are working in an optimal solution), this processor is only idle because it is lacking data to process and it is waiting for some. Therefore, the last moment at which $P_{2}$ stays temporarily idle under $S$ is the moment it finished to receive some data, namely the $j_{0}$-th installment of load $L_{n_{0}}$ sent to him by processor $P_{1}$.

As previously, $Q_{k}$ is the number of installments of the load $L_{k}$ under $S$. Then from the schedule $S$ we build a schedule $S'$, identical to $S$ except that we replace the $j_{0}$-th installment of load $L_{n_{0}}$ by two new installments. The replacement of the $j_{0}$-th installment of load $L_{n_{0}}$ only affects processors 1 and 2: for the others the first new installment brings no work to process and the second brings exactly the same amount of work than the $j_{0}$-th installment of load $L_{n_{0}}$ in $S$. Formally, using the same notations for $S'$ than for $S$, but with an added prime, $S'$ is defined as follows:

- All loads except $L_{n_{0}}$ have the exact same installments under $S'$ than under $S$: $\forall n \in [1, N] \setminus \{n_{0}\}$, $Q'_{n} = Q_{n}$ and $\forall i \in [1, m]$, $\forall j \in [1, Q_{n}]$, $\gamma'_{i}(n) = \gamma_{i}(n)$.

- The load $L_{n_{0}}$ has $Q'_{n_{0}} = (1+Q_{n_{0}})$ installments under $S'$, defined as follows:
  - The first $(j_{0}−1)$ installments of $L_{n_{0}}$ under $S'$ are identical to the first $(j−1)$ installments of this load under $S$: $\forall i \in [1, m]$, $\forall j \in [1, j_{0}−1]$, $\gamma'_{i}(n_{0}) = \gamma_{i}(n_{0})$.
  - Installment $j_{0}$ of $L_{n_{0}}$ is defined as follows:
    - $\gamma'_{1}(n_{0}) = \gamma_{1}(n_{0})$.
    - $\gamma'_{2}(n_{0}) = \frac{1}{2}\gamma_{2}(n_{0})$.
    - $\forall i \in [3, m]$, $\gamma'_{i}(n_{0}) = 0$.
  - Installment $j_{0}+1$ of $L_{n_{0}}$ is defined as follows:
    - $\gamma'_{2}(j_{0}+1)(n_{0}) = 0$.
    - $\forall i \in [3, m]$, $\gamma'_{i}(j_{0}+1)(n_{0}) = \gamma_{i}(j_{0})(n_{0})$.
  - The last $(Q_{n_{0}}−j_{0})$ installments of $L_{n_{0}}$ under $S'$ are identical to the last $(Q_{n_{0}}−j_{0})$ installments of this load under $S$: $\forall i \in [1, m]$, $\forall j \in [j_{0}+1, Q'_{n_{0}}]$, $\gamma'_{i}(n_{0}) = \gamma_{i}(j_{0})(n_{0})$.

Since the $j_{0}$-th installment of the $n_{0}$-th load is the first modified one, starting and ending times of each previous installment remain unchanged:

$$
\forall n < n_{0} \text{ and } \forall j \in [1, Q_{n}],
\begin{align*}
&\text{or } n = n_{0} \text{ and } \forall j \in [1, j_{0}−1], \\
&\forall i \in [1, m−1], \text{Comm}^{\text{start}}_{i,n,j} = \text{Comm}^{\text{start}}_{i,n,j}, \\
&\forall i \in [1, m−1], \text{Comm}^{\text{end}}_{i,n,j} = \text{Comm}^{\text{end}}_{i,n,j}, \\
&\forall i \in [1, m], \text{Comm}^{\text{start}}_{i,n,j} = \text{Comm}^{\text{start}}_{i,n,j}, \\
&\forall i \in [1, m], \text{Comm}^{\text{end}}_{i,n,j} = \text{Comm}^{\text{end}}_{i,n,j}.
\end{align*}

(15)

Now, let us focus on the $j_{0}$-th installment. We can easily derive the following properties for the first processor:

$$
\begin{align*}
&\text{Comp}^{\text{start}}_{1,n_{0},j_{0}} = \text{Comp}^{\text{start}}_{1,n_{0},j_{0}}, \\
&\text{Comp}^{\text{end}}_{1,n_{0},j_{0}} = \text{Comp}^{\text{end}}_{1,n_{0},j_{0}}, \\
&\text{Comp}^{\text{start}}_{1,n_{0},j_{0}+1} = \text{Comp}^{\text{start}}_{1,n_{0},j_{0}+1}, \\
&\text{Comp}^{\text{end}}_{1,n_{0},j_{0}+1} = \text{Comp}^{\text{end}}_{1,n_{0},j_{0}}.
\end{align*}
$$

We can write the following equations about the communication between $P_{1}$ and $P_{2}$:

$$
\begin{align*}
&\text{Comm}^{\text{start}}_{1,n_{0},j_{0}} = \text{Comm}^{\text{start}}_{1,n_{0},j_{0}}, \\
&\text{Comm}^{\text{start}}_{1,n_{0},j_{0}} + \frac{1}{2} \gamma_{1}(n_{0}) \ast V_{\text{comm}}(n_{0}) \ast z_{1},
\end{align*}
$$

(16)
Using Equation 19, we thus have:

\[ \text{Comm}^{\text{end}}_{1,n_0,j_0+1} = \text{Comm}^{\text{end}}_{1,n_0,j_0}. \]

(17)

There are only two constraints on the beginning of the computation on \(P_2\):

\[ \text{Comp}^{\text{start}}_{2,n_0,j_0} = \max \left\{ \text{Comm}^{\text{end}}_{1,n_0,j_0}, \text{Comp}^{\text{end}}_{2,n_0,j_0+1} \right\}, \]

(18)

\[ \text{Comp}^{\text{start}}_{2,n_0,j_0} = \max \left\{ \text{Comm}^{\text{end}}_{1,n_0,j_0}, \text{Comp}^{\text{end}}_{2,n_0,j_0+1} \right\}. \]

(19)

Of course, Equations 18 and 19 are only true for \(j_0 > 1\), we have to replace \(\text{Comp}^{\text{end}}_{2,n_0,j_0-1}\) (respectively \(\text{Comp}^{\text{end}}_{2,n_0,j_0-1}\)) by \(\text{Comp}^{\text{end}}_{2,n_0,j_0-1}\) (respectively \(\text{Comp}^{\text{end}}_{2,n_0,j_0+1}\)) if we have \(n_0 > 1\) and \(j_0 = 1\), and by 0 in both cases if \(n_0 = 1\) and \(j_0 = 1\), we recall that all processors are initially idle.

By definition of \(j_0\) and \(n_0\), \(P_2\) is idle right before the beginning of the computation of the \(j_0\)-th installment of the \(n_0\)-th load, therefore:

\[ \text{Comp}^{\text{start}}_{2,n_0,j_0} < \text{Comm}^{\text{end}}_{1,n_0,j_0}. \]

(20)

Using Equation 19, we thus have:

\[ \text{Comp}^{\text{start}}_{2,n_0,j_0} = \text{Comm}^{\text{end}}_{1,n_0,j_0}. \]

(21)

Moreover, since we have \(\gamma_{j_0}^{n_0}(n_0) > 0\), the communication of the \(j_0\)-th installment between \(P_1\) and \(P_2\) in \(S'\) ends strictly earlier than the communication of the \(j_0\)-th installment between these processors in \(S\):

\[ \text{Comm}^{\text{end}}_{1,n_0,j_0} < \text{Comm}^{\text{end}}_{1,n_0,j_0} = \text{Comp}^{\text{start}}_{2,n_0,j_0}. \]

(22)

We can apply Equation 15 for the \((j_0 - 1)\)-th installment of the \(n_0\)-th load, and use Equations 20 and 21:

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0-1} = \text{Comp}^{\text{end}}_{2,n_0,j_0} < \text{Comp}^{\text{start}}_{2,n_0,j_0}. \]

(23)

\(^1\)This constraint is a bit too strong. The theorem is still true when only one processor (different from \(P_1\)) is initially idle. If all processors have strictly positive release times, they can finish their first communication and immediately start to compute the first installment of the first load, without any idle time between their release date and their first computation, and our theorem is false.

In our new schedule \(S'\), by using Equations 18, 22, and 23, we can say that the computation on the new \(j_0\)-th installment begins strictly earlier on \(P_2\):

\[ \text{Comp}^{\text{start}}_{2,n_0,j_0} < \text{Comp}^{\text{start}}_{2,n_0,j_0}. \]

(24)

By definition of \(\text{Comp}^{\text{end}}_{2,n_0,j_0}\) and \(\text{Comp}^{\text{end}}_{2,n_0,j_0+1}\), we have the two following equations 26 and 27:

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0} = \text{Comp}^{\text{start}}_{2,n_0,j_0} + \frac{\text{Comp}^{\text{end}}_{2,n_0,j_0} - \text{Comp}^{\text{start}}_{2,n_0,j_0}}{2}, \]

(26)

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0+1} = \text{Comp}^{\text{start}}_{2,n_0,j_0+1} + \frac{\text{Comp}^{\text{end}}_{2,n_0,j_0+1} - \text{Comp}^{\text{start}}_{2,n_0,j_0+1}}{2}. \]

(27)

If we use 27, 26, 25 and 17:

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0+1} = \max \left\{ \text{Comp}^{\text{start}}_{2,n_0,j_0+1}, \text{Comp}^{\text{end}}_{2,n_0,j_0+1} \right\}. \]

(28)

Since we have equation 20 and 0 < \(\gamma_{j_0}^{n_0}(n_0)\), we have

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0} > \text{Comp}^{\text{start}}_{2,n_0,j_0} \]

and then

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0} - \frac{\text{Comp}^{\text{start}}_{2,n_0,j_0}}{2} + \text{Comp}^{\text{end}}_{2,n_0,j_0} < \]

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0} - \text{Comp}^{\text{start}}_{2,n_0,j_0} + \text{Comp}^{\text{end}}_{2,n_0,j_0} = \text{Comp}^{\text{end}}_{2,n_0,j_0}. \]

(29)

By using equation 24, we can ensure:

\[ \text{Comp}^{\text{start}}_{2,n_0,j_0} + \text{Comp}^{\text{end}}_{2,n_0,j_0} - \text{Comp}^{\text{end}}_{2,n_0,j_0} < \text{Comp}^{\text{end}}_{2,n_0,j_0}. \]

(30)

By combining 29, 30 and 28, we have:

\[ \text{Comp}^{\text{end}}_{2,n_0,j_0+1} < \text{Comp}^{\text{end}}_{2,n_0,j_0}. \]

(31)

Therefore, under schedule \(S'\) processor \(P_2\) completes strictly earlier than under \(S\) the computation.
of what was the \( j_0 \)-th installment of load \( L_{n_0} \) under \( S \). If \( P_2 \) is no more idle after the time \( \text{Comp}'_{\text{end},n_0,j_0} \), then it completes its overall work strictly earlier under \( S' \) than under \( S \). \( P_1 \) completes its work at the same time. Then, using the fact that in an optimal solution all processors finish simultaneously, we conclude that \( S' \) is not optimal. As we have already remarked that its makespan is no greater than the makespan of \( S \), we end up with the contradiction that \( S \) is not optimal. Therefore, \( P_2 \) must be idled at some time after the time \( \text{Comp}'_{\text{end},n_0,j_0} \). Then we apply to \( S' \) the transformation we applied to \( S \) as many times as needed to obtain a contradiction. This process is bounded as the number of communications that processor \( P_2 \) receives after the time it is idle for the last time is strictly decreasing when we transform the schedule \( S \) into the schedule \( S' \).

**References**


